



# Dirac point and transconductance of top-gated graphene field-effect transistors operating at elevated temperature

T. Hopf, K. V. Vassilevski, E. Escobedo-Cousin, P. J. King, N. G. Wright, A. G. O'Neill, A. B. Horsfall, J. P. Goss, G. H. Wells, and M. R. C. Hunt

Citation: Journal of Applied Physics **116**, 154504 (2014); doi: 10.1063/1.4898562 View online: http://dx.doi.org/10.1063/1.4898562 View Table of Contents: http://scitation.aip.org/content/aip/journal/jap/116/15?ver=pdfcov Published by the AIP Publishing

## Articles you may be interested in

Optimization of HfO2 films for high transconductance back gated graphene transistors Appl. Phys. Lett. **103**, 073105 (2013); 10.1063/1.4818467

Hafnium intercalation between epitaxial graphene and Ir(111) substrate Appl. Phys. Lett. **102**, 093106 (2013); 10.1063/1.4793427

Epitaxial graphene on single domain 3C-SiC(100) thin films grown on off-axis Si(100) Appl. Phys. Lett. **101**, 021603 (2012); 10.1063/1.4734396

Wafer-scale epitaxial graphene growth on the Si-face of hexagonal SiC (0001) for high frequency transistors J. Vac. Sci. Technol. B **28**, 985 (2010); 10.1116/1.3480961

Identifying and characterizing epitaxial graphene domains on partially graphitized SiC(0001) surfaces using scanning probe microscopy Appl. Phys. Lett. **96**, 143103 (2010); 10.1063/1.3378684





# Dirac point and transconductance of top-gated graphene field-effect transistors operating at elevated temperature

T. Hopf,<sup>1,a)</sup> K. V. Vassilevski,<sup>1,b)</sup> E. Escobedo-Cousin,<sup>1</sup> P. J. King,<sup>1</sup> N. G. Wright,<sup>1</sup> A. G. O'Neill,<sup>1</sup> A. B. Horsfall,<sup>1</sup> J. P. Goss,<sup>1</sup> G. H. Wells,<sup>2</sup> and M. R. C. Hunt<sup>2</sup> <sup>1</sup>School of Electrical and Electronic Engineering, Newcastle University, Newcastle upon Tyne NE1 7RU, United Kingdom <sup>2</sup>Department of Physics, Durham University, Durham DH1 3LE, United Kingdom

(Received 7 August 2014; accepted 6 October 2014; published online 17 October 2014)

Top-gated graphene field-effect transistors (GFETs) have been fabricated using bilayer epitaxial graphene grown on the Si-face of 4H-SiC substrates by thermal decomposition of silicon carbide in high vacuum. Graphene films were characterized by Raman spectroscopy, Atomic Force Microscopy, Scanning Tunnelling Microscopy, and Hall measurements to estimate graphene thickness, morphology, and charge transport properties. A 27 nm thick  $Al_2O_3$  gate dielectric was grown by atomic layer deposition with an e-beam evaporated Al seed layer. Electrical characterization of the GFETs has been performed at operating temperatures up to 100 °C limited by deterioration of the gate dielectric strength exceeding 4.5 MV/cm at 100 °C. Significant shifting of the charge neutrality point and an increase of the peak transconductance were observed in the GFETs as the operating temperature was elevated from room temperature to 100 °C. © 2014 AIP Publishing LLC. [http://dx.doi.org/10.1063/1.4898562]

### I. INTRODUCTION

Graphene is a single atomic plane of graphite, with unique and superior physical properties resulting from its purely two-dimensional nature.<sup>1</sup> The extremely high carrier mobility and surface carrier density in graphene make it an exceptional material choice for the development of new generations of electronic devices. Indeed, top-gated graphene field-effect transistors (GFETs) with a peak extrinsic transconductance  $(g_m)$  exceeding 600 mS/mm and current density more than 3 A/mm have been demonstrated<sup>2,3</sup> on epitaxial graphene (EG) grown by thermal decomposition of silicon carbide (SiC)<sup>4</sup> allowing wafer scale production of graphene devices. While monolayer graphene is a zero band gap material, it was theoretically predicted that a band gap may be induced in bilayer graphene by a perpendicular electric field<sup>5</sup> and GFETs with on/off ratios corresponding to a band gap of about 100 mV were demonstrated on epitaxial<sup>6</sup> and exfoliated<sup>7</sup> bilayer graphene. In addition, GFETs demonstrate unique ambipolar characteristics, when the channel conductivity type changes with applied gate voltage about the Dirac charge neutrality point  $(V_{CNP})$ . If the exceptional thermal stability and superior thermal conductivity of graphene<sup>1</sup> is also taken into account, GFETs may be considered as promising building blocks for development of high frequency analogue electronics including, for example, frequency multipliers, mixers, and oscillators. In order to realize these potential applications, which would require operation of the devices at elevated temperatures it is critical to know the change of GFET parameters with increasing temperature. In particular,

these parameters include transconductance  $(g_m)$ , which determines the amplifying ability of GFETs and the Dirac point voltage, which defines the required dc bias at the working point. Nevertheless, the temperature dependence of GFET characteristics and charge carrier transport in graphene has barely been addressed up to now. It was found that carrier mobility in exfoliated monolayer graphene decreases with increasing temperature in the range of 2-350 K due to scattering by thermally excited polar surface phonons in the SiO<sub>2</sub> substrate.<sup>8</sup> Similar decrease of carrier mobility with increasing temperature from 110 to 300 K was observed in single-layer EG grown on the Si-face of SiC and covered by an Al<sub>2</sub>O<sub>3</sub> gate dielectric grown by atomic layer deposition (ALD).<sup>9</sup> As long as the  $g_m$  value is directly proportional to the carrier mobility for a long-channel FET in its linear working region,<sup>10</sup> the peak transconductance of a GFET has to follow the same temperature dependence as carrier mobility. Indeed, a decrease in the peak transconductance was observed in top-gated GFETs made of exfoliated graphene with polymer NFC/HfO2 top-gate dielectric when the temperature was changed from 5 to 300 K.<sup>11</sup> In bilayer and tri-layer exfoliated graphene, however, the charge carrier mobility increases with temperature due to dominant Coulomb scattering for these graphenes.<sup>8</sup> This has to result in different temperature behaviour of bilayer and trilayer GFETs, namely, in an increase of peak transconductance with temperature although it may be hidden by the effect of a top gate insulator and the SiC substrate in EG. To the best of our knowledge, no work has yet been done to investigate the temperature dependence of the electrical characteristics of GFETs made of bilayer graphene, in particular under elevated temperature conditions (i.e., above room temperature). This paper reports on the fabrication of GFETs using bilayer EG grown on SiC substrates and an ALD-grown Al<sub>2</sub>O<sub>3</sub>

<sup>&</sup>lt;sup>a)</sup>Present address: imec, Kapeldreef 75, B-3001 Leuven, Belgium.

<sup>&</sup>lt;sup>b)</sup>Author to whom correspondence should be addressed. Electronic mail: k.vasilevskiy@ncl.ac.uk.

top-gate dielectric and presents their electrical characteristics acquired at elevated temperatures.

### **II. EXPERIMENTAL DETAILS**

The EG films were grown on the Si-face of commercial semi-insulating 4H-SiC substrates<sup>12</sup> with zero off-cut angle and resistivity of  $>10^9 \Omega$  cm. The wafers were diced into  $7 \times 7 \text{ mm}^2$  pieces and the EG growth process was performed in an upgraded commercial rapid thermal processor<sup>13</sup> with background pressure of  $< 2 \times 10^{-6}$  Torr. The furnace utilized RF inductive heating of a graphite susceptor and allowed for controlled heating and cooling of the samples with ramp rates up to 15 and 10 °C/s, respectively. An in-situ SiC wafer surface preparation step was performed by etching in  $5\% H_2/$ Ar forming gas at atmospheric pressure and a temperature of 1550°C for 4 min. Prior to the EG growth, the substrates were subjected to a heating step at 1200 °C for 20 min. in high vacuum to reconstruct the SiC surface. Bilayer EG films were then grown at 1775 °C under high vacuum  $(2 \times 10^{-5}$  Torr at growth temperature) for 60 min. The EG films grown were characterized by Raman spectroscopy using a Horiba Yvon LabRam HR system utilizing a 514.5 nm laser with a 700 nm spot size. The surface morphology was probed by Atomic Force Microscopy (AFM) using a Park Systems XE-150 operated in non-contact mode, as well as by Scanning Tunnelling Microscopy (STM) in an Omicron VT-SPM system operating in UHV conditions with a base pressure of  $5 \times 10^{-10}$  mbar. The full details of this EG growth process and EG material characterization are given elsewhere.<sup>14</sup>

To fabricate top-gated GFETs and test devices, patterning of the EG films was first performed by using reactive ion etching (RIE) in an oxygen plasma with an Al mask. This was followed by Al mask removal in AZ-326 MIF developer and rinsing in deionised water. After that, a 3 nm thick Al layer was deposited by e-beam evaporation and left to oxidize naturally in air in order to act as a seeding layer required to obtain uniform ALD growth of Al<sub>2</sub>O<sub>3</sub> on the chemically inert and hydrophobic graphene.<sup>15</sup> An Al<sub>2</sub>O<sub>3</sub> film was deposited by ALD in an Oxford Instruments Flex Al reactor with trimethyl aluminium and water vapour used as precursors. The growth process was performed at 120 °C and chamber pressure of 80 mTorr. A film thickness of 27 nm was measured by spectroscopic ellipsometry. After that, the gate dielectric was patterned by etching in buffered HF and Ti(10 nm)/Au(50 nm) ohmic contacts and gate electrodes were deposited by e-beam evaporation and patterned by the lift-off procedure. The GFETs had a gate length  $(L_G)$  of 4  $\mu$ m, a gate width (W) of 30  $\mu$ m and a source-drain distance of 30  $\mu$ m. Test structures for measurements of contact resistivity  $(\rho_c)$  and EG sheet resistance  $(R_{sh})$  by the Transfer Length Method (TLM)<sup>16</sup> had graphene with no gate dielectric, ohmic contact pads of  $40 \,\mu m$  width and pad separations varying between  $3 \,\mu m$  and  $12 \,\mu m$ . Test structures for Hall measurements had van der Pauw geometry with  $30 \times 30 \,\mu m^2$ graphene squares with no gate dielectric stack. All electrical characterisations were performed on-wafer in a temperaturecontrolled environment. Electrical characterization of the GFETs and TLM structures was performed using an Agilent 4155C parameter analyser. GFETs gate capacitance was measured by a Keithley 4200-SCS semiconductor characterization system at 30 mV/100 kHz test signal. Hall measurements were performed with a computer controlled magnetic field changing from -0.2 to 0.2 T, electric field strength below 50 V/cm and a dissipated power density below  $0.6 \text{ W/cm}^2$ .

#### **III. EXPERIMENTAL RESULTS AND DISCUSSION**

# A. Characterisation of epitaxial graphene grown on 4H-SiC

The number of monolayers (ML) in grown EG films was first estimated by micro Raman spectroscopy. Figure 1 shows 2D bands of bilayer EG and, for comparison, of monolayer EG. Monolayer graphene has a 2D peak at around  $2720 \,\mathrm{cm}^{-1}$ , which can be fitted with a single Lorentzian function (shown by solid line in Fig. 1(b)). A 2D band of bilayer EG (Fig. 1(a)) is shifted towards higher wave numbers compared with that of monolayer graphene. It has an asymmetrical shape with higher low-frequency shoulder and its fitting requires a sum of Lorentzian components. This is a clear signature of Bernal stacked layer,<sup>17,18</sup> which is typical for few layer graphene films grown by sublimation on the Siface of SiC substrates.<sup>19</sup> The split of the four peaks fitting the 2D band of bilayer graphene is -33; -9; 8; and  $30 \text{ cm}^$ which compares well with theoretical values of -44; -11; 11; and  $41 \text{ cm}^{-1}$  calculated for 514.5 nm excitation.<sup>17</sup> In all cases, the full width at half maximum of the 2D Raman band  $(FWHM_{2D})$  and its position  $(P_{2D})$  were consistent with previously determined empirical dependencies of FWHM<sub>2D</sub> and P2D on the layer number for EG grown on the Si-face of SiC.<sup>20</sup> A FWHM<sub>2D</sub> corresponding to 2-3 ML EG  $(65-85 \text{ cm}^{-1})$  was measured on EG films grown at  $1775 \,^{\circ}\text{C}$ for 60 min. The growth process was found to be selflimiting, with longer growth runs (up to 90 min. tested) having no further effect on the FWHM2D value. This occurred as a result of the already-grown graphene layers acting as a diffusion barrier to Si, hindering any further silicon desorption from the SiC surface.<sup>21</sup> The Raman spectra were



FIG. 1. 2D bands in Raman spectra of (a) bilayer EG grown at 1775 °C for 60 min in high vacuum ( $P_{2D} = 2767 \text{ cm}^{-1}$ ; FWHM<sub>2D</sub> = 68 cm<sup>-1</sup>); and (b) monolayer EG grown at 1800 °C for 4 min in high vacuum ( $P_{2D} = 2724 \text{ cm}^{-1}$ ; FWHM<sub>2D</sub> = 32 cm<sup>-1</sup>).

reproducible over the entire SiC substrates and from sample to sample.

To confirm the thickness of the EG films grown with these process parameters, test EG films were grown under the same regimes on conductive n-type 4H-SiC substrates and characterized by STM. Figure 2(a) shows an STM scan of five atomically flat SiC terraces covered by the graphene film. The SiC steps between terraces are discernible by the large colour contrast. Lower contrast change corresponds to the steps in graphene films. Line profiles over these low contrast boundaries give a step height of 3.35 Å corresponding to the spacing between graphene layers. The net of bright lines, clearly seen in the image, corresponds to wrinkles (or pleats) in the EG film caused by thermal strain release in graphene during sample cooling.<sup>22</sup> They cross both graphene terraces and steps in the SiC substrate, indicating that the graphene film is continuous across the entire surface and is at least partially bilayer. It is worthwhile to note that wrinkles clearly adhere at SiC terrace edges resulting in considerable anisotropy of graphene domain sizes along and across the SiC steps. The same wrinkle adherence to steps in the SiC substrate is clearly seen in the AFM scan shown in Figure 3. Observation of such wrinkle adherence by two different methods confirms that it is a result of the graphene growth (cooling) process and not caused by the measurements, e.g., by dragging wrinkles with the STM tip. The atomic-scale STM scan, shown in Figure 2(b), confirms the formation of a regular hexagonal graphene lattice over the SiC surface, as well as the formation of a buffer layer with a  $(6\sqrt{3} \times 6\sqrt{3})$ R30° surface reconstruction, as is expected for epitaxial graphene grown on the Si-face of SiC substrates.<sup>23</sup> The clear observation of surface reconstruction gives an upper bound of 3 ML for the graphene thickness since it is barely visible in thicker films. Another indirect estimation of the number of layers in the graphene films grown is provided by Hall measurements. Figure 4 shows Hall mobilities depending on charge carrier density measured at 22 °C (RT) in EG films grown on the Si-face of 4H-SiC in high vacuum at 1775 °C for 60 min and at 1800 °C for 4 min. All samples demonstrated n-type conductivity and had electron mobility values consistent with the literature data for graphene grown on the Si-face of 4H-SiC substrates,<sup>24</sup> shown by open triangles in Fig. 4. The EG films grown at 1775 °C for 60 min and



FIG. 2. STM images of EG films grown at 1775 °C for 60 min on the Si-face of a SiC on-axis substrate: (a) large-area scan taken at imaging conditions of V = 2.2 V and I = 300 pA; and (b) atomic-scale scan taken at imaging conditions of V = 200 mV and I = 2.00 nA.



FIG. 3.  $1 \times 1 \,\mu m$  AFM scan of EG grown at 1775 °C for 60 min on the Siface of 4H-SiC. The bottom panel shows a line section across the graphene wrinkles.

corresponding to 2–3 ML graphene by FWHM<sub>2D</sub> have electron densities ( $n_e$ ) exceeding  $6 \times 10^{12}$  cm<sup>-2</sup> and are clearly distinguishable from the EG films grown at 1800 °C for 4 min, which have  $n_e < 3 \times 10^{12}$  cm<sup>-2</sup> and FWHM<sub>2D</sub> corresponding to 1 ML graphene. Based on all these material characterizations, it was concluded that the EG films grown at 1775 °C for 60 min were continuous and primarily 2 ML thick. These EG films were then selected and used for GFET fabrication.

# B. Electrical characterization of top gated bilayer GFETs

Figure 5 shows that the fabricated GFETs were capable of room temperature operation at drain current densities  $(I_D)$ up to 180 mA/mm with gate current densities  $(I_G)$  remaining



FIG. 4. Hall mobilities as a function of charge carrier density measured at RT in EG films grown on the Si-face of 4H-SiC in high vacuum at 1775 °C for 60 min (open circles) and at 1800 °C for 4 min (solid diamonds). Triangles denote the literature data<sup>22</sup> for Hall mobility in graphene grown on the Si-face of 4H-SiC. Open diamonds show FWHM<sub>2D</sub> dependence on the charge carrier density in the same samples.



FIG. 5.  $I_D$ - $V_D$  (triangles) and  $I_G$ - $V_D$  (diamonds) characteristics of a topgated bilayer GFET measured at RT with  $V_G$  as a parameter changing from 0 to 4 V.

below 10<sup>-6</sup> mA/mm. The GFETs operated in the linear region at all applied drain voltages  $(V_D)$  and demonstrated  $I_D$ modulation as a function of the applied gate voltage  $(V_G)$ . The GFETs did not close completely since the gate area in fabricated devices was much larger than the average domain size in the EG films, leading to the existence of "electronhole puddles" in graphene<sup>25</sup> and non-zero conductivity at  $V_{CNP}$ . Nevertheless, the Dirac point was clearly observed in the  $g_m$ - $V_G$  characteristics shown in Figure 6 as a gate voltage where  $g_m$  changes sign from negative (hole channel conductivity) to positive (electron channel conductivity). The  $V_{CNP}$ voltage increased following the applied drain voltage with  $\Delta V_{CNP} \approx 0.5 \Delta V_D$  due to high source-gate ( $R_{SG}$ ) and draingate  $(R_{DG})$  access resistances in the fabricated devices and their symmetrical geometry  $(R_{SD} = R_{SG} = R)$ . The peak measured transconductance increased with applied  $V_D$ , consistent with the expression given for a long-channel FET in its linear working region<sup>10</sup>

$$g_m = \mu \frac{C_G}{L_G} V_D, \tag{1}$$

where  $C_G$  is the gate capacitance per unit area, and  $\mu$  is the carrier mobility. The  $g_m/V_D$  ratio was measured up to 0.45 mS/mm/V in the best devices fabricated.

Figure 7 shows the dependence of gate leakage current density on applied  $V_G$  at elevated temperatures in the fabricated GFETs, measured to evaluate its capacity for high temperature operation.  $I_G$  remained below  $10^{-3}$  mA/mm at



FIG. 6.  $g_m$ - $V_G$  characteristics of a top-gated bilayer GFET measured at RT with  $V_D$  as a parameter changing from 1 to 5 V.



FIG. 7. Gate leakage current density dependence on the gate voltage in a top-gated GFET measured at different temperatures. The ALD-deposited  $Al_2O_3$  gate dielectric layer is 27 nm thick.

temperatures up to 125 °C and applied gate voltages up to 10 V, although excess gate current is clearly seen at this temperature and  $|V_G| > 4$  V indicating the start of gate dielectric performance deterioration. At a temperature of 100 °C and below, the ALD-deposited Al<sub>2</sub>O<sub>3</sub> gate dielectric remained stable and withstood gate voltages up to  $\pm 10$  V corresponding to a dielectric strength exceeding 4.5 MV/cm. The leakage current density remained below  $2 \times 10^{-4}$  mA/mm (corresponding to  $5 \times 10^{-3}$  A/cm<sup>2</sup>) at 100 °C. This value is comparable with those of other ALD grown Al<sub>2</sub>O<sub>3</sub> films on  $SiC^{26}$  and GaAs.<sup>27</sup> Figure 8 shows  $I_D$ - $V_G$  and  $g_m$ - $V_G$  characteristics of top-gated GFETs measured at temperatures up to 100 °C. Although the  $I_D$  on/off ratio is small due to the relatively low fraction of the gate-modulated channel length,<sup>28</sup> the Dirac charge neutrality point is clearly observed at all operating temperatures.  $V_{CNP}$  was found to shift to more positive voltages and the peak transconductance noticeably rose as the temperature was increased from 25 °C to 100 °C, as shown in Figure 9. The  $V_{CNP}$  change could potentially result



FIG. 8. (a)  $I_D$ - $V_G$  and (b)  $g_m$ - $V_G$  characteristics of a top-gated GFET measured at  $V_D = 1.0$  V and operating temperatures up to 100 °C.

[This article is copyrighted as indicated in the article. Reuse of AIP content is subject to the terms at: http://scitation.aip.org/termsconditions. Downloaded to ] IP 129 234 252 66 On: Wed, 12 Nov 2014 16:29:44



FIG. 9. The charge neutrality point voltage (open diamonds), measured (open circles) and intrinsic (open circles) peak transconductances as functions of the operating temperature of a top-gated GFET with  $4 \mu m$  gate length measured at  $V_D = 1.0$  V. Dotted linear trendlines are given as a guide to the eye.

from a number of causes since the position of the Dirac point in GFETs is a sensitive parameter which can be influenced by the work function of the gate metal,<sup>29</sup> chemical doping,<sup>30</sup> random charged impurities,<sup>31</sup> and the properties of the deposited gate dielectric layer.<sup>32</sup> For example, the work function difference that exists between titanium and graphene would be expected to exhibit some form of temperature dependence, which would act to affect the position of the Dirac point. Alternatively, operation of the devices at higher temperatures may also lead to the desorption of attached molecules like water from the exposed regions of the graphene channel, which could also result in shifting of the Dirac point. The rise of peak transconductance was expected in bilayer GFETs following Eq. (1), due to increase of charge carrier mobility in 2–3ML graphene,<sup>8</sup> but two parameters have to be excluded to confidently draw the conclusion that the increase of  $g_m$  is indeed defined by a change in mobility. First, Eq. (1) does not include the effect of the source-gate and drain-gate access resistances (R), which have a strong impact on the measured transconductance in GFETs<sup>33</sup> and depend on graphene-metal contact resistivity and the resistance of the graphene channel not covered by the gate. It has been demonstrated in previous studies that, for Ti/Au contacts deposited onto EG, both the contact resistivity and the graphene sheet resistance tend to decrease as the temperature increases.<sup>34</sup> To exclude this effect, the intrinsic transconductance  $(g_m^i)$  can be derived from the measured value by the following expression:<sup>35</sup>

$$g_m^i = \frac{g_m^0}{1 - 2Rg_d \left(1 + Rg_m^0\right)},$$
 (2)

where  $g_m^0 = g_m/(1 - Rg_m)$ ; and  $g_d$  is the measured sourcedrain conductance. Temperature dependent measurements were performed to map  $\rho_c$  and  $R_{sh}$  values by TLM, with the results indicating a clear and significant reduction in both the contact resistivity and the sheet resistance with an increase in the device operating temperature, as shown in Figure 10. The intrinsic transconductance was then extracted by calculating the *R* value for each temperature and substituting *R* and the measured values of  $g_m$  into Eq. (2). The resultant peak intrinsic transconductance is shown by solid circles in



FIG. 10. The contact resistivity of Ti/Au ohmic contacts (squares) and sheet resistance of bilayer epitaxial graphene grown on the Si face of 4H-SiC extracted from TLM measurements at different temperatures.

Fig. 9, and still increases with temperature even after excluding the effect of access resistance.

The second parameter affecting the GFET transconductance in Eq. (1) is the gate capacitance which is the total capacitance of two capacitors connected in series, the gate oxide capacitor and quantum capacitor of the graphene channel. For the GFETs fabricated, a gate oxide capacitance per unit area of  $0.3 \,\mu\text{F/cm}^2$  was calculated using a relative permittivity of 9.0 for amorphous ALD-grown Al<sub>2</sub>O<sub>3</sub>.<sup>24</sup> The measured  $C_G$  values are shown in Figure 11 and were found to be dependent on the gate voltage as an effect of the quantum capacitance. Nevertheless, the relative change of the gate capacitance with temperature was found to be  $(dC_G/dT)/$  $C_G \sim 1.3 \times 10^{-3} \,^{\circ}\text{C}^{-1}$ , while the relative change of the peak intrinsic transconductance was found to be significantly larger:  $(dg_m^i/dT)/g_m^i \sim 9 \times 10^{-3} \text{ °C}^{-1}$ . This leads us to the conclusion that the increase of GFET transconductance is caused mainly by the temperature dependence of the charge carrier mobility in bilayer epitaxial graphene.

#### **IV. SUMMARY**

Top-gated graphene FETs have been fabricated utilizing bilayer epitaxial graphene grown on the Si-face of 4H-SiC substrates by thermal decomposition of silicon carbide in high vacuum. Graphene films were characterized by Raman spectroscopy, AFM, STM and Hall measurements to estimate graphene thickness, morphology and charge transport properties. The graphene growth process was found to be self-limiting resulting in 2–3 monolayer thick graphene films. The as-grown graphene was found to be continuous



FIG. 11. The total gate capacitance in a top-gated bilayer GFET as a function of the gate voltage, measured at  $26 \,^{\circ}$ C (solid markers) and  $50 \,^{\circ}$ C (open markers).

across the entire substrate surface and separated by wrinkles into domains. Noticeable wrinkle adherence at SiC terrace edges resulting in considerable anisotropy of graphene domain sizes was observed by AFM and STM. A 27 nm thick Al<sub>2</sub>O<sub>3</sub> was grown by atomic layer deposition with an e-beam evaporated Al seed layer to function as a gate oxide. The long-channel GFETs exhibited stable room temperature operation at drain current densities up to 180 mA/mm with gate current densities remaining below  $10^{-6}$  mA/mm. The GFETs were able to operate at temperatures up to 100°C, this upper limit imposed by deterioration of the gate dielectric performance at higher temperatures. The GFETs demonstrated a gate oxide dielectric strength exceeding 4.5 MV/cm and the leakage current density remained below  $2 \times 10^{-4}$  mA/mm (5 × 10<sup>-3</sup> A/cm<sup>2</sup>) at 100 °C. Significant shifting of the charge neutrality point and an increase of the peak transconductance were observed in the GFETs as the operating temperature was increased. The GFET transconductance change was apparently defined by the temperature dependence of the electron mobility in bilayer graphene. This sensitivity of the device characteristics to an elevated operating temperature has to be taken into account in the development of GFETs and the design of analogue circuits.

#### ACKNOWLEDGMENTS

This work was supported by the Leverhulme Trust (F/00 125/AN). G.H.W. thanks EPSRC for award of a DTA studentship.

- <sup>1</sup>A. K. Geim, Science **324**(5934), 1530–1534 (2009).
- <sup>2</sup>J. S. Moon, D. Curtis, S. Bui, M. Hu, D. K. Gaskill, J. L. Tedesco, P. Asbeck, G. G. Jernigan, B. Van Mil, R. Myers-Ward, C. Eddy, Jr., and P. M. Campbell, IEEE Electron Dev. Lett. **31**(4), 260–262 (2010).
- <sup>3</sup>J. S. Moon, D. Curtis, M. Hu, D. Wong, C. McGuire, P. M. Campbell, G. Jernigan, J. Tedesco, B. Van Mil, R. Myers-Ward, C. Eddy, Jr., and D. K. Gaskill, IEEE Electron Dev. Lett. **30**(6), 650–652 (2009).
- <sup>4</sup>C. Berger, Z. Song, T. Li, X. Li, A. Y. Ogbazghi, R. Feng, Z. Dai, A. N. Marchenkov, E. H. Conrad, P. N. First, and W. A. de Heer, J. Phys. Chem. B 108(52), 19912–19916 (2004).
- <sup>5</sup>E. McCann, Phys. Rev. B 74(16), 161403 (2006).
- <sup>6</sup>T. Shinichi, S. Yoshiaki, K. Hiroyuki, N. Masao, and H. Hiroki, Jpn. J. Appl. Phys., Part 1 **50**(4S), 04DN04 (2011).
- <sup>7</sup>F. Xia, D. B. Farmer, Y.-m. Lin, and P. Avouris, Nano Lett. **10**(2), 715–718 (2010).
- <sup>8</sup>W. Zhu, V. Perebeinos, M. Freitag, and P. Avouris, Phys. Rev. B **80**(23), 235402 (2009).

- <sup>9</sup>T. Shen, J. J. Gu, M. Xu, Y. Q. Wu, M. L. Bolen, M. A. Capano, L. W. Engel, and P. D. Ye, Appl. Phys. Lett. **95**(17), 172105 (2009).
- <sup>10</sup>S. M. Sze, *Physics of Semiconductor Devices*, 2nd ed. (Wiley, New York, 1981), p. 441.
- <sup>11</sup>D. B. Farmer, H. Chiu, Y. Lin, K. A. Jenkins, F. Xia, and P. Avouris, Nano Lett. 9(12), 4474 (2009).
- <sup>12</sup>See http://www.cree.com for information about wafer specifications.
- <sup>13</sup>See http://www.jipelec.com for information about the rapid thermal processor.
  <sup>14</sup>T Hoof K Vaccileural: E E La La Contraction
- <sup>14</sup>T. Hopf, K. Vassilevski, E. Escobedo-Cousin, N. G. Wright, A. G. O'Neill, A. B. Horsfall, J. P. Goss, A. Barlow, G. H. Wells, and M. R. C. Hunt, Mater. Sci. Forum **778**, 1154 (2014).
- <sup>15</sup>J. A. Robinson, M. LaBella III, K. A. Trumbull, X. Weng, R. Cavelero, T. Daniels, Z. Hughes, M. Hollander, M. Fanton, and D. Snyder, ACS Nano 4(5), 2667 (2010).
- <sup>16</sup>D. K. Schroder, Semiconductor Material and Device Characterization, 3rd ed. (Wiley-Interscience, New Jersey, 2006), p. 146.
- <sup>17</sup>A. C. Ferrari, J. C. Meyer, V. Scardaci, C. Casiraghi, M. Lazzeri, F. Mauri, S. Piscanec, D. Jiang, K. S. Novoselov, S. Roth, and A. K. Geim, Phys. Rev. Lett. **97**(18), 187401 (2006).
- <sup>18</sup>L. M. Malard, M. A. Pimenta, G. Dresselhaus, and M. S. Dresselhaus, Phys. Rep. **473**(5–6), 51–87 (2009).
- <sup>19</sup>A. Tiberj, N. Camara, P. Godignon, and J. Camassel, Nanoscale Res. Lett. **6**(1), 478 (2011).
- <sup>20</sup>D. S. Lee, C. Riedl, B. Krauss, K. von Klitzing, U. Starke, and J. H. Smet, Nano Lett. 8(12), 4320 (2008).
- <sup>21</sup>S. Tanaka, K. Morita, and H. Hibino, Phys. Rev. B **81**, 041406(R) (2010).
- <sup>22</sup>G. F. Sun, J. F. Jia, Q. K. Xue, and L. Li, Nanotechnology **20**, 355701 (2009).
- <sup>23</sup>H. Huang and A. T. S. Wee, J. Mater. Res. **29**, 447 (2014).
- <sup>24</sup>J. L. Tedesco, B. L. VanMil, R. L. Myers-Ward, J. M. McCrate, S. A. Kitt, P. M. Campbell, G. G. Jernigan, J. C. Culbertson, C. R. Eddy, Jr., and D. K. Gaskill, Appl. Phys. Lett. **95**(12), 122102 (2009).
- <sup>25</sup>J. Xia, F. Chen, J. Li, and N. Tao, Nat. Nano 4(8), 505–509 (2009).
- <sup>26</sup>C. M. Tanner, Y.-C. Perng, C. Frewin, S. E. Saddow, and J. P. Chang, Appl. Phys. Lett. **91**(20), 203510 (2007).
- <sup>27</sup>J. Yota, H. Shen, and R. Ramanathan, J. Vac. Sci. Technol. A **31**, 01A134–1 (2013).
- <sup>28</sup>H. Xu, Z. Zhang, H. Xu, Z. Wang, S. Wang, and L.-M. Peng, ACS Nano 5(6), 5031–5037 (2011).
- <sup>29</sup>N. Park, B. Kim, J. Lee, and J. Kim, Appl. Phys. Lett. **95**, 243105 (2009).
- <sup>30</sup>W. J. Yu, L. Liao, S. H. Chae, Y. H. Lee, and X. Duan, Nano Lett. **11**, 4759 (2011).
- <sup>31</sup>A. Deshpande, W. Bao, Z. Zhao, C. N. Lau, and B. J. LeRoy, Appl. Phys. Lett. **95**, 243502 (2009).
- <sup>32</sup>K. Xu, C. Zeng, Q. Zhang, R. Yan, P. Ye, K. Wang, A. C. Seabaugh, H. G. Xing, J. S. Suehle, C. A. Richter, D. J. Gundlach, and N. V. Nguyen, Nano Lett. **13**, 131 (2013).
- <sup>33</sup>K. N. Parrish and D. Akinwande, Appl. Phys. Lett. **98**, 183505 (2011).
- <sup>34</sup>V. K. Nagareddy, I. P. Nikitina, D. K. Gaskill, J. L. Tedesco, R. L. Myers-Ward, C. R. Eddy, J. P. Goss, N. G. Wright, and A. B. Horsfall, Appl. Phys. Lett. **99**, 073506 (2011).
- <sup>35</sup>S. Y. Chou and D. A. Antoniadis, IEEE Trans. Electron. Dev. 34(2), 448–450 (1987).