# Journal Name

# ARTICLE TYPE

Cite this: DOI: 00.0000/xxxxxxxxx

# Amorphous InGaZnO and metal oxide semiconductor devices: An overview and current status

Joe Troughton,\*a and Del Atkinsona

Received Date Accepted Date

DOI:00.0000/xxxxxxxxx

The past 20 years has witnessed a rapid expansion of applications using metal oxide semiconductor devices that ranges from displays technology, to clothing and packaging. Details of these technological applications have been the subject of technical reviews, but the materials and specifically the metal oxide devices have not been coherent reviewed. This work brings together a wide range of information to present an overview of the history and development of metal oxide devices, from their earliest inception to the most recent advances. This begins with a discussion of the first developments of metal oxide semiconducting devices and moves on to a discussion of the factors that need to be considered in designing metal oxide semiconducting devices, including; material choice, deposition methods and device structure. This is followed by an in-depth review of the effects of material defects and concludes with a review of the current state of applications based on metal oxide semiconductors.

## 1 Introduction

Over the past two decades there has been a rapid increase in the volume of technological applications that use metal oxide semiconductor-based devices. These applications include display technology and a variety of fast moving consumer goods (FMCGs). There are a number of technical reviews that cover these technologies in great detail  $^{1-6}$ , while the details of the oxide materials, devices concepts and the device details that form the underpinning basis of these technological solutions have not been coherently reviewed. This work aims to provide an accessible overview of these developments from their earliest inception and summarises the current status.

To begin, transparent conductive metal oxides (TCOs) are introduced and the application of these TCOs in electronics is described. This is followed by a detailed review of the developments of metal oxide based thin-film transistors (TFTs), which includes key considerations in the choice of material, the materials deposition methods and the different structural forms developed for functional devices. After this, an in-depth discussion of the effects of material defects in devices, with a particular focus on amorphous indium gallium zinc oxide (IGZO), is presented. This details the origin and the effects of the key defect types, and the post-deposition treatments employed to minimise their impact on device functionality. The review finishes with a survey of the current applications of a-IGZO, and related materials, devices including displays and flexible electronics applications.

## 2 Transparent Metal Oxides

Optically transparent metal oxides have a variety of applications in electronics and beyond. This section of the overview has a particular focus on dielectric and conductive materials in transparent and flexible applications, while the review of semiconducting applications is presented in the next section.

#### 2.1 Transparent Metal Oxides as Dielectric Materials

One of the most wide spread applications of metal oxides in electronics is as a dielectric material, particularly as the gate dielectric in transistors.

In conventional electronics, as the size of silicon transistors has reduced due to commercial pressure to produce ever higher functionality at lower costs, the thickness of the dielectric (traditionally SiO<sub>2</sub>) has reduced in line with other dimensions<sup>7</sup>. However, as the thickness of the SiO<sub>2</sub> continues to reduce, gate leakage (the current flow due to direct tunnelling of electrons through the film) has become a limiting factor, such that by the early 2000's, with SiO<sub>2</sub> thicknesses less than 1.4 nm, the leakage current could reach 1 A cm<sup>-2</sup> at 1 V<sup>8,9</sup>.

This device scaling problem has driven the search for materials with higher dielectric constants,  $\kappa$ , to replace SiO<sub>2</sub>. These high- $\kappa$  dielectrics have been in many forms, most commonly metal oxides such as Ta<sub>2</sub>O<sub>3</sub><sup>10</sup>, SrTiO<sub>3</sub><sup>11</sup>, Al<sub>2</sub>O<sub>3</sub><sup>7</sup>, and many others<sup>12–23</sup> (see figure 1). As highlighted in figure 1, the dielectric constant

<sup>&</sup>lt;sup>a</sup> Department of Physics, Durham University, Durham, England

<sup>\*</sup> Correspondence E-mail: joseph.troughton@dunelm.org.uk



**Fig. 1** Band gap as a function of static dielectric constant for some metal oxides, adapted from Robertson et al. <sup>33</sup>. The dielectric constant is approximately inversely proportional to the band gap, as represented by the dashed trend line.

is crudely inversely-proportional to the band gap of the material, requiring a balance between a high  $\kappa$  and the large band gap required to ensure good insulating behaviour. A key feature to note is that, in addition to providing good electrical isolation between the gate electrode and semiconductor, the large band gap of these high- $\kappa$  dielectrics means they do not absorb light in the visible spectrum, making them optically transparent and therefore a suitable choice for transparent electronics<sup>24</sup>. For a comprehensive review of the requirements, potential materials, and developments in high- $\kappa$  dielectrics see the review articles by Wilk et al.<sup>7</sup> and Wang et al.<sup>24</sup>.

Due to its large band gap (  $\approx 8 \text{ eV}$ ) and reasonable dielectric constant (  $\approx 9$ ), Al<sub>2</sub>O<sub>3</sub> has become one of the most common choices for the gate dielectric material<sup>24</sup>. Al<sub>2</sub>O<sub>3</sub> is also advantageous due to the wide range of deposition techniques that can be used and the uniformity of important characteristics, such as dielectric constant and refractive index, particularly in the amorphous phase<sup>25–31</sup>. For current device applications, Al<sub>2</sub>O<sub>3</sub> is thus a good choice for the dielectric. However, due to the lower value of  $\kappa$  than many other metal oxides, more recent work has sought to create multilayered dielectrics incorporating other, high- $\kappa$ , materials to further enhance device performance<sup>27,32</sup>.

#### 2.2 Transparent Metal Oxides as Transparent Electrodes

The second major application of transparent metal oxides in electronics is as a conductive component, known as transparent conductive oxides (TCOs), the main application of which is as electrodes, particularly for display applications.

The first report on TCOs came in 1907 with Badeker's discovery of the conductive properties of CdO, Cu<sub>2</sub>O, and PbO<sup>34</sup>, although further developments of the field were limited throughout the first half of the  $20^{th}$  century by the limitations of the vacuum technology at the time. The thermal oxidation of a sputtered metal film, demonstrated by Badeker, was later used to produce

tin oxide<sup>35</sup> and indium oxide<sup>36</sup> films, following which chemical deposition (in the form of pyrolysis) was developed for both<sup>37–39</sup>. The same materials were later deposited by reactive sputtering of metal films in an  $Ar/O_2$  atmosphere, which was also used to produce iron oxide<sup>40</sup>.

The second half of the  $20^{th}$  century saw a proliferation of TCO applications such as in anti-static coatings, heat reflecting glass coatings, window heating elements, and many others<sup>41,42</sup>, in addition to significant usage in electronics.

The overwhelming majority of electronics applications have used indium-tin-oxide (ITO), in part because it was one of the first TCOs to be developed in a controllable manner<sup>43–45</sup> and also because the control of the film conductivity that was achieved by controlling level of Sn incorporation<sup>46,47</sup>. Alongside the development of ITO, there has been work on SnO<sub>2</sub> and ZnO-based films, although the former has a significantly higher resistivity and the later has only recently achieved low resistivity values comparable with ITO<sup>48</sup>.

The main use of TCOs within electronics has been as electrodes in optical devices, initially as the front electrode in rectifying photocells<sup>49</sup> and later as the gate electrode in flat panel displays (FPDs)  $^{50-53}$ . ITO has also been used as both the gate electrode and source/drain electrodes in the fabrication of fully transparent TFTs  $^{54,55}$ , which are discussed further in section 3. Details of the physical basis for simultaneous good 'metallic' conductivity and 'non-metallic' transparency is well described in the review by Edwards et al.  $^{56}$ .

While there are advantages of using TCO electrodes, particularly in optoelectronic applications, there are also considerable limitations. One of the most apparent, and detrimental, is the resistivity of these TCOs. For all electrodes in a TFT the minimum possible resistivity  $(\rho)$  is desired, as this reduces voltage losses and signal noise. ITO and ZnO both have reported minimum resistivity of around  $10^{-4}$   $\Omega$  cm<sup>48</sup>, compared to commonly used thin metal films with resistivities in the range of  $10^{-7}$   $\Omega$  cm <ho < $10^{-5}$   $\Omega$  cm (for example ho < $10^{-6}$   $\Omega$  cm for gold <sup>57</sup>,  $\rho \sim 6 \times 10^{-6}$   $\Omega$  cm for titanium <sup>58,59</sup>, and  $\rho \sim 2 \times$  $10^{-6} \Omega$  cm for aluminium<sup>60</sup> in typical thin film thicknesses at room temperature). ITO further presents cost challenges for manufacturing due to the increasing rarity of indium<sup>41,61,62</sup>. Finally, as the field of thin-film electronics moves towards flexible applications, the use of ITO is limited as it fails quickly under strain<sup>61,63</sup>.

The choice of electrode material, therefore, is highly dependent on the specific application, with TCOs (still predominantly ITO) continuing in established FPD manufacturing, while new alternatives such as carbon nanotubes, graphene, and metallic grids stand to replace ITO when optical transparency is still required but cost and/or flexibility become concerns<sup>41,61,64–67</sup>, while simple metal films (or bi- and tri-layer stacks of metals) can be used where transparency is unnecessary and material and processing costs are dominant<sup>68–70</sup>, discussed further in section 3.2.4.

# 3 Transparent Metal Oxides in Metal Oxide Thin-Film Transistors

The history of thin-film transistors (TFTs) actually pre-dates the now ubiquitous silicon transistor technology, at least in a theoretical sense. The first TFT designs were patented by Lilienfeld <sup>71–73</sup> and Heil<sup>74</sup> in the early 1930's , but due to the lack of understanding of either semiconductors or vacuum technology, these were purely concept patents with no demonstration of functionality. While these early designs where just concepts, they are very similar to modern designs, with Lilienfeld's first patent, granted in 1930, describing a metal-semiconductor field-effect transistor (MESFET) and another, in 1933, describing a metal-oxide-semiconductor field-effect transistor (MOSFET) of almost exactly the type seen today. It was not until the '60s, with significant advances in vacuum technology, that the first practical demonstration of TFTs was achieved by Weimer using polycrystalline cadmium sulphide (CdS) semiconductor with gold electrodes and a silicon monoxide (SiO) insulator<sup>75,76</sup>.

Around the same time as Weimer was working on CdS TFTs at RCA Laboratories, Klasen and Keolmans developed a new back-side exposure process for photolithography of transparent, semiconducting, SnO<sub>2</sub> to create a self-aligned TFT structure<sup>54</sup>. Significantly, although there are few details of the device performance, this is the first reported instance of not only an oxide being used as the semiconductor in a TFT, but also of fully transparent transistors and electronics in general. Further demonstrations of metal oxide based TFTs were made by Boesen and Jocobs in 196877 with lithium doped zinc oxide (ZnO:Li), and by Aoki and Sasakura in  $1970^{78}$  with SnO<sub>2</sub>, although both showed poor electrical performance, with low drain current (ID) showing no saturation. Work continued sporadically on metal oxide transistor devices with reports on antimony doped  $SnO_2^{79}$  and  $In_2O_3^{80}$ . The focus of this work was not on device performance, but rather on hysteresis effects for memory applications, so little electrical characterisation was included. It was not until 2003, with the work of Hoffman et al. on ZnO<sup>81</sup>, that good electrical performance was shown for a metal oxide based TFT.

#### 3.1 Development beyond ZnO TFTs

The work of Hoffman et al., along with work from Carcia et al. and Masuda et al.<sup>82,83</sup> marked the beginning of a new phase of research in metal oxide semiconductors and transparent electronics.

ZnO was known as a semiconducting oxide since the early '50s<sup>84</sup>, but until the work of these groups, commercial application was limited to passive devices such as transparent conducting films, sensors, photocatalysts, and varistors<sup>85</sup>. While the electronic performance achieved by Hoffman and Masuda was on a par with hydrogenated amorphous silicon (a-Si:H) and organic TFTs at the time, in terms of carrier mobility (at  $\mu \leq 2.5$  cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>), ZnO was limited by the requirement for high processing temperatures, with devices exposed to process temperatures up to 600 °C. However, Carcia showed that similar performance

could be achieved by depositing the ZnO using radio frequency (r.f.) sputtering at room temperature. Following this initial work on ZnO devices, many improvements in performance and variations in fabrication methods were reported <sup>86–89</sup>, as well as work exploring SnO<sub>2</sub> and In<sub>2</sub>O<sub>3</sub> film and ZnO nanowires<sup>90–94</sup>. These advances lead to demonstrations of ZnO replacing a-Si:H in flat panel displays (FPDs) for both active-matrix LCDs<sup>95,96</sup> and AM-OLEDs<sup>97,98</sup>.

While devices based on binary semiconducting oxides (ZnO, SnO<sub>2</sub>, In<sub>2</sub>O<sub>3</sub>, etc.) showed good performance, there were limitations, in particular with the control of the threshold voltage ( $V_{th}$ ), device stability, and performance uniformity. These problems are attributed to the high defect concentration within the oxide, leading to an excess of free electrons, and the presence of grain boundaries in the polycrystalline binary oxide materials<sup>1</sup>. Some control of  $V_{th}$  was achieved by Lim et al. through doping the ZnO with nitrogen during deposition <sup>99,100</sup>, however, the creation of grain-boundary free ZnO over large areas, either single crystal or amorphous, remains very challenging and ultimately leads to variations in device performance across the polycrystalline ZnO devices.

In an effort to mitigate these issues more complex oxides were proposed by Nomura et al. in 2003, particularly InGaO<sub>3</sub>(ZnO)<sub>5</sub> (IGZO)<sup>101</sup>. Initially single crystal IGZO (sc-IGZO) was produced that removed issues linked to grain boundaries and greatly reduced the density of defects, such that normally-off TFTs (where there is no current flow at 0 V gate bias) were demonstrated<sup>101</sup>. These devices showed excellent functional characteristics, with high mobility  $\mu = 80 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ ,  $V_{th} = -3 \text{ V}$ , and an on-off current ratio of  $10^6$ . It was not, however, until the following year with work from the same group showing similar results using amorphous IGZO (a-IGZO)<sup>55</sup>, that IGZO became widely acknowledged as the leading material for next generation thin-film semiconductors. This work was particularly significant as it showed that good device characteristics, i.e.  $\mu_e \approx 8.3 \text{ cm}^2$  $V^{-1} s^{-1}$ ,  $V_{th} = 1.6V$ , and on-off ratio  $\approx 10^3$ , could be achieved with processing at room temperature, enabling compatibility with the process constraints of flexible substrates. Additionally, it showed that the amorphous phase, which is stable up to around 500 °C in IGZO  $^{102,103}$ , was able to perform nearly as well as the single crystal phase while being significantly easier to produce.

The origin of the insensitivity of the electronic properties to to the details of the material structure can be understood as follows: The movement of electrons in a crystalline material such as silicon can be visualised as travelling along the  $sp^3$  orbitals of the atoms, which overlap in the regular crystal structure, known as  $sp^3$  hybridisation (visualised in figure 2**a**, top). However, if the crystal structure is disrupted by defects, or the material is amorphous, this conduction pathway is broken (figure 2**a**, bottom) leaving electrons to hop between orbitals in a process known as tail-state hopping<sup>1</sup>. This dramatically reduces the mobility of the material. For example, in silicon the electron mobility in single crystal material can reach over 1000 cm<sup>2</sup>V<sup>-1</sup>  $s^{-1104}$ , but in the amorphous state this can drop to less than 0.05 cm<sup>2</sup>V<sup>-1</sup>  $s^{-1105}$ . In contrast, metal oxide semiconductors do not rely on the overlap of these  $sp^3$  orbitals to provide the conduction



**Fig. 2** Schematic orbital illustrations showing the carrier transport paths (that is, conduction band bottoms) in crystalline and amorphous semiconductors. **a** Covalent semiconductors have carrier transport paths composed of strongly directive  $sp^3$  orbitals, so structural randomness greatly degrades the magnitude of bond overlap, that is, carrier mobility. Note that the orbitals shown do not show exact wavefunctions. **b** Amorphous oxide semiconductors composed of post-transition-metal cations. Spheres denote metal *s* orbitals. The contribution of oxygen 2p orbitals is small. Direct overlap between neighbouring metal *s* orbitals is rather large, and is not significantly affected even in an amorphous structure. Reproduced from Nomura et al. <sup>55</sup>

band pathway. Instead, the large s orbitals associated with the transition metal cations overlap to provide a conduction path, (figure 2b)  $^{55}$ . As the *s* orbitals are spherically symmetrical, this overlap is the same whether the atoms are ordered in a regular crystal structure, or completely disordered in the amorphous form. Further details of the difference in transport mechanisms between traditional silicon and metal oxide semiconductors can be found in the review of the subject from Kamiya et al.<sup>1</sup>. The initial work from Nomura sparked a rush of publications on multicomponent oxides as the semiconductor component of TFTs. This research spanned both IGZO and many other combinations of cations with electron configuration  $(n-1)d^{10}ns^0$   $(n\geq 4)^{106}$ including Sn-doped ZnO (ZTO)<sup>107-111</sup>, In-Zn-oxide (IZO)<sup>112-115</sup>, and hafnium indium zinc oxide (HIZO)<sup>116-118</sup>. For further reviews of the development of the general field of metal oxide TFTs see the papers by Kamiya et al., Fortunato et al., Park et al., and Petti et al. 1,2,4,5.

#### 3.2 The growth of IGZO TFTs

Since the demonstration of IGZO by Nomura, many groups have contributed to the current understanding of these materials, both through the empirical study of devices, and through computational studies that use molecular dynamics and density functional theory.

The remainder of this section reviews the development of IGZO devices and the understanding of various issues surrounding device fabrication. While this section focuses primarily on IGZO,

much of the discussion is directly applicable to other metal oxide devices.

#### 3.2.1 IGZO Atomic Composition

One area of interest for the development of IGZO has been the ionic composition of the material. The single crystal devices originally produced by Nomura et al., with the stoichiometry InGaO<sub>3</sub>(ZnO)<sub>5</sub>, were grown by reactive solid-phase epitaxy on to an yttria-stabilized zirconia substrate<sup>101,119,120</sup>. The amorphous-IGZO demonstrated by the same group was deposited by pulsed laser deposition (PLD) from a polycrystalline InGaZnO<sub>4</sub> target in an oxygen atmosphere and had a cation ratio, measured by X-ray fluorescence spectroscopy, of In:Ga:Zn=1.1:1.1:0.9 (in atomic ratio)<sup>55</sup>. Systematic studies of the effect of material composition have been carried out by Hosono<sup>121,122</sup>, Iwasaki et al.<sup>123</sup>, and Barquinha et al.<sup>124</sup>. Hosono evaluated electron mobilities and concentrations through Hall effect measurements, as well as the crystalline nature of the materials, for various film compositions deposited on glass by PLD under oxygen partial pressure  $P_{O_2} = 1$  Pa. Figure 3 shows tertiary composition maps of the amorphous formation regions, the electron mobilities and the concentrations evaluated from the Hall effect. The crystalline tendencies of ZnO and In<sub>2</sub>O<sub>3</sub> are disrupted by mixing either with each other or with  $Ga_2O_3$ . In the case of the  $(ZnO)_x(In_2O_3)_{1-x}$ combinations, this is attributed to mismatch between the wurzite structure of the ZnO and the bixbyite structure of the In<sub>2</sub>O<sub>3</sub> as well as differences in the oxygen coordination numbers <sup>125</sup>. The inclusion of  $Ga_2O_3$  with ZnO or  $In_2O_3$  (or both), further disrupts the formation of the crystalline phase, again due to a difference in oxygen coordination numbers and the tendency of pure Ga<sub>2</sub>O<sub>3</sub> to exist in the amorphous phase. It was also shown that the Hall mobility of the system is relatively insensitive to composition, but that the inclusion of Ga<sup>+</sup> ions largely suppresses the electron carrier concentration.

Baraquinha's work, summarised in the review by Fortunato<sup>2</sup> and shown in figure 4, investigated IGZO deposited by r.f. sputtering from a range of different composition ceramic targets, while Iwasaki used co-sputtering with 3 separate oxide targets to prepare IGZO. Both groups obtained similar trends with regard to electron mobility, which are also in agreement with the work of Hosono, although with the field effect mobility,  $\mu_{FE}$ , quoted in figure 4 rather than the Hall mobility,  $\mu_{Hall}$ . This work also agreed with the trend for increasing positive turn-on voltage (V<sub>on</sub>) with increased gallium content. This later trend matches Hosono's finding of suppression of the electron carrier concentration, forcing the fabricated devices into enhancement mode with increasing gallium content.

Given the results above, many groups and commercial application projects have focused solely on material with a target composition of In:Ga:Zn=1:1:1 (in atomic ratio), as a compromise between high mobility, a  $V_{on}$  near to 0 V, and an intermediate carrier concentration that balances the need for an acceptable carrier density in the on-state with a low off-current and near zero turn-on-voltage <sup>55,126–136</sup>.



**Fig. 3** The amorphous formation region (a) and the electron mobilities and concentrations evaluated from the Hall effect for the amorphous thin films (b) in the  $ln_2O_3$ - $Ga_2O_3$ -ZnO system. Numbers in the parentheses denotes carrier electron concentration ( $\times 10^{18}$  cm<sup>3</sup>). Reproduced from Hosono et al.<sup>121</sup>.

#### 3.2.2 Deposition Techniques for a-IGZO

Another area of interest to both researchers and industry is the method by which a-IGZO is deposited.

The majority of the work on a-IGZO deposition (more than 90% of published papers up to  $2012^2$ ) has concentrated on sputtering. The main advantage of sputtering is the availability of tools and their compatibility with existing production-scale fabrication infrastructure, along with the capacity to deposit high quality films at, or near, room temperature<sup>5</sup>. This continues to be the dominant method of deposition. However, in recent years, there has been a rise in alternative methods for depositing a-IGZO at lower costs and higher throughput, by eliminating the need for vacuum deposition. In most cases this has taken the form of solution processing methods such as spin coating, inkjet printing, or spray pyrolysis<sup>137–140</sup>. There is also a growing body of work using spatial atomic layer deposition (S-ALD) that began in 2015 with work from Illiberi et al.<sup>141</sup> and has expanded to several research groups in the last few years<sup>142–145</sup>.

While the possibility of depositing IGZO under atmospheric conditions is exciting, with potentially valuable applications



**Fig. 4 a)** Field effect mobility,  $\mu_{FE}$  and **b)** turn-on voltage,  $V_{on}$ , obtained for TFTs with different oxide semiconductor compositions, in the gallium-indium-zinc oxide system. Devices annealed at 150 °C, with  $%O_2 = 0.4\%$ . Reproduced from Fortunato et al.<sup>2</sup>.

in large area and roll-to-roll processing, it remains very much a developing area with significant challenges, and is partially reviewed in the recent work from Sheng et al.<sup>145</sup>. For solution processing routes these challenges are mostly in terms of the material properties, as solution processed a-IGZO has a significantly lower density than the sputtered material, which leads to reduced device performance in terms of carrier mobility, threshold control, and device stability (see section 4 for discussion of the link between density, defects, and device performance). In contrast, the main drawback of S-ALD is the cost of the equipment, which is not compatible with existing fabrication facilities aimed at a-Si:H fabrication, and also the relative scarcity of precursor materials, both of which may become less problematic as this technique develops.

# 3.2.3 TFT Device Structures for a-IGZO and other Metal Oxide TFTs

There are many possible device structures that have been investigated for metal-oxide TFTs. The most common structures are illustrated in figure 5. These configurations are typically categorised with respect to the position of the gate and a) Bottom Gate, Top Contact b) Top Gate, Top Contact c) Staggered Bottom Gate d) Staggered Top Gate e) Coplanar Bottom Gate **f**) Coplanar Top Gate g) Double Gate h) Vertical i) Self Aligned Top Gate Substrate Gate Semiconductor Source/Drain Additional Dielectric Dielectric

Fig. 5 Common device architectures:a) Bottom Gate, Top Contact with the substrate acting as the gate, b) Top Gate, Top Contact, c) Staggered Bottom Gate (sometimes Inverted Staggered or Bottom Gate, Top Contact), d) Staggered Top Gate, e) Coplanar Bottom Gate, f) Coplanar Top Gate, g) Double Gate, h) Vertical, i) Self Aligned Top Gate.

source/drain electrodes relative to the oxide semiconductor and to each other  $^{\rm 146}.$ 

The general principle of all designs is the same - a semiconducting layer is patterned with two electrodes (the source and the drain) in direct contact with the semiconductor. A third electrode (the gate) is isolated from the semiconductor by a dielectric layer<sup>2</sup>. This third electrode modulates the conductivity of the semiconductor by capacitive interjection of charge carriers close to the dielectric/semiconductor interface. This is known as the field effect and is the basis for all field effect transistors (FETs)<sup>147</sup>. The main device configurations fall under two naming conventions, the first based on the gate position relative to the semiconductor, i.e. top-gate or bottom-gate devices. The second is based on the source/drain position relative to the gate and the semiconductor, such that when the gate and the source/drain are the same side of the semiconductor layer it is termed a coplanar device, while if they are on opposite sides of the semiconductor layer this is called a staggered device structure<sup>146</sup>.

**Structures optimised for Epitaxial Deposition** The first two device structures, **a**) and **b**), in figure 5 are perhaps the simplest designs and were the first to be studied. These designs have

two advantages: First they require very few lithographic steps (just one in the case of figure 5a)) making device production relatively cheap and quick. Secondly, the deposition of the semiconductor onto a flat, stable surface allows for epitaxial growth of single crystal material<sup>101,119</sup>. The bottom-gate, top contact (BGTC) structure, sometimes referred to as staggered bottom-gate, shown in figure 5a), is commonly used in research settings as commercially available Si wafers with a thermally grown SiO<sub>2</sub> layer can be used as the gate electrode and gate insulator respectively, meaning device structures can be created with just a single patterning step<sup>1</sup>. This design is, however, incompatible with commercial requirements due to the large overlap of the source/drain with the gate, causing high parasitic capacitance which acts to significantly reduce the switching speed of devices.

Bottom-gate TFT Structures Another disadvantage of device 5a), that is common to all bottom-gated designs (5 a), c) and e)), is the exposure of the semiconducting back-channel to environmental contaminants and/or damage during the source/drain definition process. The issue of back-channel exposure has been investigated by many groups. To prevent environmental contamination and the ingress of gases, devices can be encapsulated with a passivation layer, such as SiN<sub>x</sub>, SiO<sub>x</sub>, Al<sub>2</sub>O<sub>3</sub>, various polymers and even nano-cellulose material<sup>4,116,148-154</sup>. Devices with such a passivation layer, but which do not protect the back-channel from the effects of source/drain etching during fabrication, are known as back-channel etch (BCE) devices. In order to protect the back-channel from the effects of etching during source/drain electrode defininition, an additional layer, termed an etch-stopper (ES) can be introduced. This allows for more accurate etching of the source/drain electrodes<sup>155</sup> and enhanced device performance<sup>4,156,157</sup>. While these bottom-gated structures require additional processing steps to create stable, high performance devices, they also have some major advantages. One advantage, which has increased the speed with which IGZO devices have been integrated into commercial products, is that existing display manufacturing using a-Si:H uses a BCE design making the transfer from a-Si:H to IGZO very easy<sup>1,4</sup>. In addition IGZO is particularly prone to degradation in device characteristics when exposed to light <sup>158–161</sup>, particularly UV light, as is the case when operating in display applications with a back-light (AM-LCD and some AMOLED displays for example<sup>149</sup>). In back-gated devices, where the gate is opaque to light the gate protects the channel region from the effects of the back-light, thereby reducing illumination bias stress effects (see section 4.4.3<sup>162,163</sup>).

**Top-gate TFT Structures** An alternative way of protecting the semiconducting material from environmental contamination is to fabricate the dielectric and the gate layers on top of the device in a top-gate configuration  $^{4,55,128,164}$ , as illustrated in figures 5 b), d), and f). This configuration reduces the number of fabricationsteps, while protecting the conduction channel.

Two further key advantages exist for top-gate designs: For devices exposed to light from the top, such as in typical OLED displays, the gate protects the channel from the deleterious light in the same way as discussed for the bottom-gated devices above<sup>116,164,165</sup>. Furthermore, the use of a top-gate design allows for a self-aligned gate, defined by exposing the photoresist from the back side of the device (through transparent substrate and semiconductor layers) with the light masked by the source/drain to minimise parasitic capacitance and maximise device response speed<sup>117,164,166–168</sup>. A final advantage of top-gated designs concerns epitaxial growth as discussed above. By depositing IGZO epitaxially on an inert substrate, crystalline material can be produced in both 5a) and 5b) structures. However, structure 5a) requires a silicon substrate, making production of transparent devices impossible. Conversely, by using a top-gated design with transparent electrodes (see section 2.2), fully transparent devices can be produced, with reasonable performance thanks to the reduced overlap of the gate and source/drain electrodes<sup>55,82,83,109,169</sup>

**Coplanar vs Staggered Contacts in TFTs** The second part of the device naming convention is concerned with the position of the source/drain contacts with regard to the semiconductor and the gate. Staggered structures have these contacts on the opposite side of the semiconductor to the gate, as in figures 5 b), c), and d). A staggered structure with a bottom gate (also known as an inverted staggered structure) is the dominant architecture of a-Si:H devices used in commercial display manufacturing, and is therefore an attractive structure for the migration of IGZO into displays to replace a-Si:H. Conversely coplanar devices, with the contacts and the gate on the same side of the semiconductor, have advantages, including easier manufacture for crystalline devices grown epitaxially<sup>101</sup> and lower contact resistance between the source/drain contacts and the semiconductor<sup>170,171</sup>.

Double-Gated TFT Structures Some research has also investigated structures with gate electrodes both above and below the semiconductor layer, in a so-called double-gate structure, figure 5g)<sup>172–174</sup>. This structure requires more processing steps due to the addition of an extra gate and dielectric layer, as well as necessitating a larger device footprint to accommodate the additional lithographic alignment tolerances and a more complex driving scheme  $^{157}$ . The benefit of these more complex device is in significantly improved device performance. This includes improvements in the field effect mobility,  $\mu_{FE}$ , and reduction of the subthreshold swing SS, as reported Lim et al., who showed nearly a doubling of  $\mu_{FE}$  and halving of SS<sup>175</sup>, while device stability is improved<sup>176</sup>, and there is a reduction in device noise 177 owing to the change in field distribution within the channel. However despite these improvements, double-gate structures currently remain a research interest, with little development thus far towards commercial devices.

**Vertical TFTs** The final device structure, depicted in figure 5h), is the vertical TFT. This design has come to attention as the push for reduced device footprint has forced researchers to consider alternatives to planar geometries<sup>5</sup>. Here the channel is defined by the thickness of a device layer, commonly an additional dielectric layer as in figure 5h)<sup>143,178–181</sup>, although the channel can also be defined by the thickness of the gate or the semiconductor

itself<sup>182–185</sup>. This approach is currently very new and only a small amount of work on it exisists.

#### 3.2.4 Electrode Composition

In addition to the semiconductor composition, deposition method, and architecture, a significant effect on device performance comes from the electrode material, in particular the source/drain electrodes.

The choice of electrode material is determined by the application, with transparent metal oxides selected for flat panel displays, and while alternative transparent materials are being explored for other optoelectronic devices, and metal films are predominant where transparency is not required.

The primary consideration for the contact electrodes is then the contact resistance ( $R_{con}$ ) that arises from the interface between the source/drain electrodes and the semiconductor. The total resistance ( $R_{tot}$ ) between two contacts is the sum of this contact resistance and the resistance of the semiconductor, which is obtained from the sheet resistance of the semiconductor ( $R_{sq}$ ). Resistance values can be extracted using transmission line measurements (TLM) in which contact pads of width W are deposited onto a sheet of semiconductor at varying distances (d), or directly from TFTs with variable channel lengths (d) and widths (W), following <sup>186</sup>

$$R_{tot} = R_{con} + R_{sq} \frac{d}{W}.$$
 (1)

High contact resistance degrades the device characteristics, particularly  $\mu_{FE}$  and the operating frequency<sup>5,187,188</sup> and therefore should be minimised. The contact resistance is dependent upon both the choice of electrode material and the nature of the interface between the electrode and the semiconductor.

The lowest contact resistances for a-IGZO devices have been achieved with metallic contacts. Early work from Shimura et al. showed that a range of materials including Ag, In, Ti, ITO with a-IZO have contact resistances  $<10^{-4} \Omega \text{ cm}^2$ ,<sup>189</sup>. In the following decade there has been a focus on improving the contact resistance with multilayered materials, such as Ti/Au (Au on Ti)<sup>190</sup>, Ti/Al/Ti<sup>128</sup>, AZO/Ag/AZO (aluminium doped ZnO with Ag)<sup>191</sup>, becoming common<sup>192–195</sup>, while the inclusion of other materials, such as a thin films of carbon, either amorphous<sup>186</sup> or graphene<sup>196,197</sup>, has been reported.

As mentioned, the interface between the contact material and the semiconductor is important. Ti has often been included in contacts in order to promote good adhesion between the main contact metal and the a-IGZO, however, there is now evidence that the Ti acts to reduce the a-IGZO, creating  $TiO_x$  at the interface with metallised a-IGZO below, which leads to more Ohmic behaviour at the contact, improving device performance. This effect was clearly demonstrated by Choi and Kim, see figure 6<sup>198</sup> and was the basis of recent studies that used other treatments to reduce the a-IGZO below the contacts, such as the inclusion of a thin layer of calcium<sup>199</sup> or a helium plasma treatment<sup>200</sup>.

The source/drain contact is a very active and evolving areas of research for a-IGZO and metal oxide TFTs and the discussion



Fig. 6 Cross sectional high-resolution TEM image of a-IGZO TFT with Ti source/drain electrode with thin interfacial  $TiO_x$  layer indicated. Reproduced from Choi and Kim<sup>198</sup>.

above provides a snapshot of recent achievements, but it does not detail the emerging routes for creating transparent contacts, such as nanowires<sup>201,202</sup> and micropatterned meshes<sup>203</sup>, or the range of work on conductive transparent metal oxides that specifically addresses optoelectronic applications. For a detailed review of these areas see the excellent recent work from Naghdi et al.<sup>204</sup>.

#### 3.2.5 Buffer Layer in TFTs

Where devices are fabricated with a top gate, particularly when using a polymer substrate for flexible applications, it is common to include a buffer layer between the substrate and the a-IGZO. This buffer layer helps create a smooth, stable platform onto which the a-IGZO is deposited, and is necessary as most flexible substrates have a high native roughness (polymer substrates typically have a surface roughness of around 50 nm to 500 nm depending on the preparation conditions, much higher than, for example, typical silicon wafer roughnesses of less than 1 nm). This buffer layer also acts as a barrier against the ingress of moisture and gases from the polymer and/or environment<sup>199,205-208</sup>. While this buffer layer does not show any direct electrical behaviour, defects at the interface with the semiconductor can play a significant role in determining device characteristics, as described below in the discussions of defects. The inclusion and optimisation of such a buffer layer, often  $Al_2O_3$ , has been shown to significantly improve device characteristics, in particular negative bias stress (see section 4.4.2)<sup>208,209</sup>.

# 4 Defects in a-IGZO and general Metal Oxide TFTs

Having detailed the development of amorphous metal oxide applications, and specifically that of a-IGZO TFTs, this review now turns to the understanding and control of defects in a-IGZO TFTs. This is broken down into a discussion of the major defect types, their effect on device performance, and the various measures reported to limit or harness these effects.

Significantly, while most defects are detrimental to device performance, some defects actually contribute to the high carrier density found in a-IGZO that makes it such a useful material. The topic of defects in a-IGZO TFTs has recently been well described by de Jamblinne de Meux<sup>210</sup>.

There are three main defect types present in the channel region of an a-IGZO TFT: oxygen vacancies, metal-metal bonds, and incorporated hydrogen<sup>4</sup>. The effects of these on the static transfer characteristics are discussed here, while their effect on device stability is considered separately below.

#### 4.1.1 Oxygen Vacancies

Oxygen vacancies ( $V_O$ ) are perhaps the most complex and impactful defects in the bulk channel. Vacancies can form during deposition of the a-IGZO or through the removal of oxygen atoms post deposition. The oxygen content in a film is related to the level of oxygen vacancies, although it is not a direct measure as oxygen can also be included in the film as interstitial, i.e. an unbound species in an amorphous structure. The precise level of oxygen required to enable semiconducting behaviour in a-IGZO is not well characterised as reports of the oxygen content in films are limited (most works report the stoichiometry of the target and the O<sub>2</sub> partial pressure during deposition). However, there are indications that films with as little as 60% of the stoichiometric oxygen content can show semiconducting behaviour, although the behaviour is significantly poorer than the performance of material containing more oxygen<sup>211</sup>.

In the vicinity of an oxygen vacancy several local structures can arise, depicted in figure 7. These local features each have different effects on the electronic properties of the devices, particularly the density of sub-gap states within the density of states (DOS).

Where an oxygen vacancy is surrounded by a small number of cations, as in 7(a), or if the vacancy is next to a large free space void, as in 7(b), both deep and shallow electron traps are formed<sup>212</sup>. These trap sites have a significant effect on the transfer characteristics of devices, and impact upon the operational stability (discussed separately below).

As the name suggests, these sites trap electrons (two electrons are trapped at an oxygen vacancy to create a neutral defect), reducing the carrier concentration and increasing the subthreshold swing (*SS*) while also contributing to hysteresis in the transfer characteristics. *SS* is directly related to the density of sub-gap trap sites according to<sup>1</sup>

$$SS = ln10 \cdot \frac{k_BT}{q} \left(1 + \frac{qD_{sg}}{C_G}\right) [meV decade^{-1}]$$
(2)

where  $k_B$  is Boltzmann's constant, q is the elementary electron charge,  $C_G$  is the gate dielectric capacitance and  $D_{sg}$  is the trap density, made up of trap states at the dielectric-semiconductor interface,  $D_{it}$ , and in the bulk channel,  $N_{sg}$ . Evaluated at 300K *SS* becomes

$$SS = 59.5 \left(1 + \frac{qD_{sg}}{C_G}\right) [meV decade^{-1}]$$
(3)

As  $N_{sg} \gg D_{it}$  (around 5 orders of magnitude of difference have been reported <sup>1,213</sup>), defects in the channel bulk are effectively responsible for the magnitude of *SS*. Since *SS* is a measure of how much voltage is required to switch the device from off to on, a lower *SS* is desired to reduce the device operating voltage<sup>214</sup>. The majority of defects that influence *SS* are deep within the band



**Fig. 7** Local coordination structures of some oxygen deficiencies. The red spheres represent O ions, green spheres are Ga, grey spheres are Zn and pink spheres are In atoms. The red spheres indicated by the arrows are oxygen vacancy sites. 'Corner-share', 'Free-space' and 'Edge/Face-share' notation describes the structures around these oxygen vacancy sites. Reproduced from Kamiya et al.<sup>1</sup>.

gap. Shallow trap states, around 0.1-0.3 eV below the valence band, contribute to hysteresis in device performance, as they trap electrons under positive gate bias, but release them under negative gate bias. Thus additional bias is needed to release these carriers before switching is observed <sup>1,215,216</sup>.

Alternatively, where a vacancy is surrounded by many cations, particularly where these form a dense edge-sharing network, a shallow donor level is created, figure 7(c).. The shallow donor level is the main source of charge carriers in a-IGZO and is therefore vital for charge transport in devices <sup>55,211,217</sup>.

There are a variety of methods reported that aim to control the oxygen vacancies within a-IGZO. One such approach is controlling the level of vacancies in the material during deposition. This has been demonstrated in sputtered and pulsed laser deposited a-IGZO, where the increasing the partial pressure of oxygen is shown to decrease the level of  $V_O$ , corresponding to a reduction in the carrier concentration<sup>218–221</sup>.

Post deposition annealing has also been shown to reduce  $V_O$  by annealing either in a pure  $O_2$  atmosphere or in air<sup>222–224</sup>. In such cases, care must be taken to prevent excess oxygen inclusion in the material, as this can degrade device performance<sup>102</sup>. While most demonstrations of annealing have taken place at relatively high temperatures, low temperature annealing has also been shown to contribute to a reduction of  $V_O$ <sup>136,154</sup>.

#### 4.1.2 Metal-Metal Bonds

The presence of metal-metal bonds is associated with oxygen vacancy defects, in particular in oxygen-poor materials. These bonds form where there is insufficient oxygen, leaving under-coordinated metal ions that bond together to eliminate dangling bonds. These metal-metal bonds induce additional deep sub-gap states in the upper half of the band gap, below the conduction band minimum (CBM)<sup>225,226</sup>, with their exact position determined by the surrounding ionic environment. The ill-defined positions of these states leads to a wide distribution

of observed states, and ultimately to tail-states extending throughout the band gap  $^{227}$ . The presence of extended tail-like states throughout the band gap can significantly increase leakage current in the off state,  $I_{off}$ .

Reduction of the density of metal-metal bonds follows similar routes as for decreasing  $V_O$ , because the metal-metal bonds are most commonly found in oxygen poor materials, so the prevention of metal-metal bonds during deposition and post deposition annealing can both be utilised. However, once metal-metal bonds are formed they are harder to eliminate than oxygen vacancies due to the energy required to break these bonds, so post deposition annealing requires higher energies (i.e. higher temperatures). The thermal budget for processing of flexible substrates is relatively low (as discussed later in this review) such that high temperatures cannot be used with flexible devices, so for flexibles it is preferable to deposit the material under optimised conditions.

#### 4.1.3 Hydrogen Incorporation

The final major defect type that is common in the bulk of the channel layer is the incorporation of hydrogen. This can happen during deposition<sup>228</sup>, with annealing under certain conditions<sup>228–230</sup>, or via diffusion from the materials above and below the a-IGZO, i.e. the gate dielectric, etch stopper or passivation layer (in bottom gated devices), or, in some top-gated cases the buffer layer.

There has been much debate about the role of hydrogen within a-IGZO, but a general consensus has emerged over the last few years<sup>207,231</sup>. The effect of hydrogen has two components that dominate at different H concentrations.

At lower concentrations, up to around  $2 \times 10^{21}$  cm<sup>-3</sup> according to Han et al.<sup>207</sup>, hydrogen in the film either bonds to weakly bound oxygen to create -OH groups<sup>232</sup> or replaces oxygen at vacancy sites passivating the vacancy<sup>207,233,234</sup>. By passivating these oxygen related defects, hydrogen improves device performance, giving lower subthreshold swing, reduced hysteresis (due to reduction in defect density) and increased carrier concentration<sup>231,235</sup>. This last effect results from the fact that singly charged hydrogen states are stable, meaning the hydrogen acts as a shallow donor<sup>231,233</sup>.

At higher concentration levels, above  $2 \times 10^{21}$  cm<sup>-3</sup>, hydrogen no longer improves device performance. Instead, the additional hydrogen creates a conductive channel near the dielectric interface that negatively shifts the turn-on voltage in proportion to the level of additional hydrogen<sup>207</sup>. As hydrogen is a particularly mobile species it can be hard to control the levels of hydrogen in a film.

While a consensus has started to emerge in recent years, a coherent overview of all mechanisms and potential treatments is still lacking. The field of a-IGZO (and more generally metal oxide TFTs) would benefit greatly from the publication of a comprehensive review of this topic.

#### 4.2 Defects in the Gate Dielectric

The gate dielectric itself can also host defects that have a significant effect on device performance. Specifically, where hydrogen is incorporated into the dielectric layer, such as in  $Al_2O_3$ , HfO<sub>2</sub>, SiN<sub>x</sub>, SiO<sub>x</sub> or any of the other gate dielectrics used, it acts as a charge trapping site<sup>236–238</sup>. Similarly, any oxygen vacancies or under-coordinated species in the layer can act as deep or shallow trap sites, much as they do in SiO<sub>2</sub> in traditional silicon electronics<sup>239,240</sup>. These traps, for the most part, are quite shallow, such that they trap electrons under positive gate bias and release them during negative bias. This weak trapping has only a small impact on long term device performance, discussed below, it does contribute significantly to hysteresis in the device characteristics, because the trapped electrons act to shield the a-IGZO channel from the gate bias<sup>241</sup>.

Similar to the approaches to eliminate oxygen vacancies and metal-metal bonds in a-IGZO, attempts to reduce the defect density in the dielectric have taken two routes: optimisation of the deposited material and post-deposition annealing. By reducing the level of native defects through optimising the deposition process for the gate dielectric, much additional processing is eliminated. However, it has been shown that where non-optimised deposition is necessary, annealing can significantly improve the device performance<sup>242,243</sup>.

# 4.3 Defects at the interface between the channel and the surrounding dielectrics

Finally, the remaining locations of defects with significant impact on device performance are at the surface of the a-IGZO channel, at the interface between either the gate dielectric (the front channel) or the passivation/etch stopper/buffer layer (the back channel). Defects at these interfaces can occur for a variety of reasons, including diffusion of material at the interface (that may be the deposited material or unintentionally included species such as hydrogen), the native roughness of the material onto which the a-IGZO is deposited or damage from the deposition and patterning of subsequent materials following the a-IGZO deposition. These defects can act as trap sites, contributing to both hysteresis and device stability.

Where bottom-gate devices are concerned, the most effective route to reducing such defects is the inclusion of an etch stopper layer, which is now common practice <sup>155,156,244,245</sup>, although care must be taken during deposition of the etch stopper as this may itself cause defects in the a-IGZO <sup>246</sup>. For top-gate coplanar devices, where the contacts are deposited on top of the a-IGZO and the channel then defined through lithography, the etching of the contacts can cause significant damage to the interface <sup>247</sup> so either an etchant that does not significantly etch a-IGZO, such as H<sub>2</sub>O<sub>2</sub> should be used <sup>174,247</sup>, or an off-set structure can be used as in the self-aligned coplanar structure of figure 5i), for example that shown by Hong et al. in figure 8<sup>248</sup>.

#### 4.4 Device stability

The issue of device stability is treated separately here for two reasons; first, because it is an important issue with a significant



Fig. 8 Cross-sectional schematic of a top-gate self-aligned coplanar a-IGZO TFT. Reproduced from Hong et al.<sup>248</sup>.

volume of research focused upon it and secondly, because it is impacted by almost all types of defect.

Device stability here refers to how much the parameters characterising the quasi-static IV cycle (i.e. *SS*,  $V_{th}$ ,  $I_{on}$ ,  $I_{off}$ ,  $\mu$ ) change during or after some level of voltage stress. This stability is typically assessed by holding the gate electrode at the positive (for positive bias stress, PBS) or negative (for negative bias stress, NBS) extreme of the expected functional range of the device whilst holding the source electrode at ground and either applying a voltage equal to the gate voltage (for constant current measurements) to the drain electrode or holding it at ground. Biasing is then applied for various times under different environmental conditions that often includes light and/or temperature.

The significance of device stability stems from the need for devices to perform uniformly within defined tolerances and consistently over extended periods of time and many thousands of cycles. In display applications, small variation in device characteristics can cause obvious and immediate variation in the display output<sup>249</sup>, while sensing applications rely on consistent operation of comparators with fixed V<sub>th</sub> to make accurate measurements, and low power circuits, such as RFID tags require "normally-off" devices with a stable V<sub>th</sub> >0 V, so that no power is wasted and to ensure proper modulation of the carrier signal.

#### 4.4.1 Positive Bias Stress

It has been shown, for almost all conditions that have been considered, that applying positive gate bias stress (PBS) causes a positive shift in the transfer curve for devices  $(\Delta V_{th})$ , but very little change in mobility ( $\mu$ ) or subthreshold swing (*SS*)<sup>165,250–257</sup>, see for example figure 9a) from Lee et al.<sup>165</sup>.

In conventional a-Si TFTs PBS testing has identified two degradation mechanisms: Defect creation in the channel and charge trapping in the dielectric or at the interface between the dielectric and the channel<sup>258,259</sup>. Defect creation degrades both  $\mu$  and *SS*, while charge trapping causes a positive shift in V<sub>th</sub>. As PBS on a-IGZO devices only causes a shift in V<sub>th</sub>, it has been concluded that only charge trapping occurs, with no additional defect creation<sup>1,4,157</sup>.

This charge trapping can occur at any of the trap sites discussed above, most significantly in the dielectric or at the interface between the dielectric and the a-IGZO. This process is almost identical to that which causes hysteresis between the forward and reverse transfer characteristics, i.e. the trap sites capture an electron, creating a negatively charged layer that shields the a-IGZO from the positive gate bias, which reduces the effective bias of the a-IGZO, so  $V_{th}$  increases. However, unlike with hysteresis, the electrons become tightly bound and remain stable at the defect sites even under negative gate bias. In addition, it has been shown that recovery of the original  $V_{th}$  is possible after a relaxation period, as shown in 9b). This recovery is hastened by elevated temperatures<sup>1,2</sup>, but has been shown to occur even at room temperature<sup>253,256</sup>.

An additional contribution to PBS occurs in bottom gated devices with an exposed back channel, where ambient water and oxygen can be adsorbed/desorbed from the surface, which causes an additional shift in  $V_{th}^{214,260,261}$ , although this can be effectively eliminated with the inclusion of a passivation layer<sup>262,263</sup>.



**Fig. 9 a)** Linear transfer  $I_{DS}$ - $V_{GS}$  curves for a-IGZO TFTs as a function of bias stress time  $(t_{ST})$ . The inset shows the bias-stress-induced shift of  $log(I_{DS})$ - $V_{GS}$  curve. The sweep was done at  $V_{DS}$ =0.5 V in both. Reproduced from Lee et al.<sup>165</sup>. **b)**  $\Delta V_T$  under gate-bias stress measurements over 5 hours stressing for oxide TFTs with different IGZO composition, annealed at 150 °C. Reproduced from Fortunato et al.<sup>2</sup>.

#### 4.4.2 Negative Bias Stress

In contrast to positive bias, negative biasing of devices shows remarkably little effect on device characteristics when carried out in the dark<sup>1,264,265</sup>. The small shifts that have been observed are similar to the PBS, with no change in  $\mu$  or *SS*, and a small  $\Delta V_{th} < 1$  V, with the original characteristics recovered after a short anneal. This is explained similarly to PBS, now with trapping of holes at defect sites causing a positive shielding effect and a subsequent lowering of  $V_{th}^{157}$ . As a-IGZO is an intrinsic n-type semiconductor, there is a very low density of holes native to the material and so little positive charge to trap, which limits  $\Delta V_{th}$ .

#### 4.4.3 Illumination Bias Stress

Many applications of a-IGZO involve illumination of devices. In display applications this comes either from the back light used in LCDs or from the pixels themselves in OLED displays, while in transparent, and many non-transparent circuits the light comes from the ambient environment.

It has been shown that such illumination has a negligible effect on PBS  $^{266}$ , but a significant effect on the negative bias stress, known as negative bias illumination stress (NBIS).

Figure 10 shows a typical response to NBIS with a) illumination wavelength, b) stressing time with illumination at an energy less than the band gap, and c) stressing time with illumination at an energy greater than the band gap. This figure shows that NBIS causes two significant changes in the transfer characteristics: enhanced negative  $\Delta V_{th}$  and an increase in the off-current,  $I_{off}$ . These results also show that the effects of NBIS are dependent on the wavelength of the illuminating light, with little change when the energy is significantly below the band gap of  $\approx 3$  eV, some enhancement in the negative shift with wavelengths near the band gap energy and a significant negative shift and increased  $I_{off}$  for illumination above the band gap energy. This has been explained with a hole-trapping model proposed by Lee et al.<sup>267</sup>, in which illumination excites electrons from the valence band to subgap electron traps and the resulting holes are transported to trap sites at the dielectric-semiconductor interface.

While this model explains the enhanced negative  $\Delta V_{th}$ , it does not explain the increase in  $I_{off}$ . Kamiya et al. proposed a slightly different model in which electrons are promoted from deep-subgap states (such as those created by some oxygen vacancies and metal-metal bonds) to the conduction band. This model explains both the shift in  $V_{th}$ , and the increased  $I_{off}$ as there is a higher concentration of charge carriers in the conduction band even in the "off" state. These models are supported by the reported dependence of  $\Delta V_{th}$  on the thickness of the channel, where devices with a thicker channel show greater  $\Delta V_{th}$  due to an increase in the volume in which photoexcitations can occur<sup>268</sup>.

#### 4.4.4 Control of mechanisms that lead to device instability

The instability of device performance that results from the presence of defect sites can be improved in various ways. The reduction of defects in the dielectric and at the dielectric/a-IGZO interface are clear routes to reducing instability effects, since fewer defects means fewer charge trap sites and therefore smaller

shifts in V<sub>th</sub>.

For the dielectric layer this is achieved by optimising the deposition process. For example, it has been shown that higher temperature (250 °C) ALD deposited dielectric produced more stable devices than identically fabricated devices with lower temperature (200 °C) ALD dielectric<sup>269</sup>.

As with routes to reducing V<sub>O</sub> and metal-metal bonds, the most effective method for reducing defects at the dielectric/a-IGZO interface is post-deposition thermal annealing<sup>270</sup>. This has been shown by many groups to reduce device instability, particularly NBIS<sup>102,160,230,268</sup>, which is in part due to local relaxation that accommodates defects and partly due to diffusion of material at the interface that pacifies charge traps<sup>271</sup>.

It is significant to note that most of the annealing work demonstrating improvements in device stability involves temperatures at the top end or above the temperatures compatible with processing polymeric substrates.

# 5 Metal oxides for TFTs in flexible form factors

Truly flexible electronics has captured the imagination of the public for at least 60 years, with ideas of rollable, foldable displays and technology permeating science fiction and popular culture throughout the second half of the 20th century, back to *The Mechanical Monarch* by E.C. Tubb, published in 1958<sup>272</sup>:

"Against one wall a wide sheet of clear material suddenly flared with light and swirling colour. It steadied and a woman stared from the screen."

This was followed by other similar ideas, such as electronic newspapers and smart contact lenses, appearing over the following 40 years<sup>273–276</sup>, becoming an absolute expectation in the science fiction of the 21st century. Academia and industry have been working towards the demonstration and realisation of this vision for many years, first by thinning down crystalline silicon (c-Si) chips and reducing their size to create flexibility (although the silicon itself remains rigid), followed by the introduction of truly flexible silicon in its amorphous (a-Si)<sup>277,278</sup> and low-temperature polycrystalline (LTPS) forms<sup>279,280</sup>, and then the revolution in organic electronics<sup>281–283</sup>.

While excellent electrical performance can be maintained with c-Si, true flexibility is not possible. Conversely, good flexibility is possible with both a-Si and organics, but the electronic functionality is poor in comparison to c-Si (mobilities of <1 cm<sup>-2</sup>V<sup>-1</sup>s<sup>-1</sup> and <10 cm<sup>-2</sup>V<sup>-1</sup>s<sup>-1</sup> are reported for a-Si and organics respectively<sup>5</sup>). LTPS does offer good performance in a flexible form, but the manufacturing costs and high processing temperatures make it an unattractive option for most flexible applications.

Finally, thin-film metal oxides deposited on flexible substrates provide an effective route through which truly flexible, high performance low cost displays and wider electronic technologies can be enabled.

#### 5.1 Advantages of electronics on flexible substrates

While the appeal of flexible displays for the general public is largely tied to the novelty of such technology, there are many practical advantages to migrating display, communication and sensing technologies on to flexible substrates.

The use of most flexible substrates greatly reduces the weight of devices, particularly displays which have traditionally been based around heavy, rigid glass and silicon, and for which there is a continuing drive for higher resolution and larger screens. This weight reduction improves handling, shipping, and production costs, and enables integration into a wide variety of products.

Flexibility can also bring advantages in terms of product robustness, which stems from the ability of the circuits to reversibly deform under impact, meaning that device interconnects are not broken by small shear forces, such as induced by vibrations.

However, flexible, particularly polymeric, substrates present difficulties for making robust interconnects between discrete components in the first place, particularly as the conventional methods of wire bonding may not be compatible due to the elevated temperatures required. Instead there is a great deal of work looking at the use of anisotropic conductive adhesives to make robust interconnects, which is covered in detail by Kim et al.<sup>284</sup> for rigid-to-flexible bonding, although no review yet exists covering flex-to-flex bonding.

A further advantage of flexible circuits is the opportunity to integrate electronic functionality into new form factors that are not accessible with traditional rigid circuits. These applications can include medical implants<sup>285–288</sup>, intelligent packaging<sup>289</sup>, wearable devices<sup>290</sup>, and artificial skin<sup>285,291</sup>, as well as flexible displays that can be rolled up into a very small size<sup>292–298</sup>.

#### 5.2 Materials for flexible substrates

There is a wide range of materials on which metal oxide TFTs can be fabricated, in principle the only limitation is the need for a relatively smooth (roughness <100 nm at least), continuous area on which the devices can be fabricated. In practice, however, the vast majority of flexible substrates used are polymers, either free standing or laminated onto a glass carrier for ease of processing. The most commonly used polymers found in literature are polyimide (PI), polyethylene terephthalate (PET), and polyethylene naphthalate (PEN), although many others have been demonstrated. PET and PEN are attractive due to their very low cost, while having good chemical resistance, reasonable thermal stability below their glass transition temperature,  $T_g$ , and good transparency (both have cut-off wavelengths,  $\lambda_c$  in the ultraviolet). PI offers similar advantages in terms of chemical resistance and thermal stability, while having a significantly higher glass transition temperature ( $T_g$  = 300 °C for PI compared to 120 °C for PEN and 80 °C for PET). However, standard PI has an optical cut-off  $\lambda_c$  = 500 nm, making it appear yellow, although recent work has developed colourless PI (CPI)<sup>299,300</sup>.

There have also been reports of TFTs fabricated on paper<sup>301–303</sup>, thin metal foils<sup>304–306</sup>, and ultra-thin flexible glass<sup>307–309</sup>. While paper and metal foils are clearly not transparent, they do have



Fig. 10 a) I-V transfer curves for wet-annealed TFT in dark conditions and under monochromatic illumination with photon energies from 1.8 to 3.4 eV ( $\lambda = 700$ âŧ365 nm). b) Variation of transfer curves with subgap photon (E = 2.7 eV) illumination. c) Variation of transfer curves with band-gap photon (E = 3.4 eV) illumination. Reproduced from Nomura et al.<sup>213</sup>.

benefits of low cost and high temperature processing capabilities respectively<sup>310</sup>. Ultra-thin glass, on the other hand, offers both transparency and high processing temperature, along with increased mechanical protection for devices, but at a significantly higher cost and reduced flexibility (the maximum bending radius is >1 mm).

# 5.3 Additional considerations for electronics on flexible substrates

While there are significant advantages of flexible electronics, they give rise to additional challenges to device manufacturing. There are several additional considerations for fabricating devices on flexible substrates, the most obvious being the flexibility of the substrate itself.

The flexibility of the substrate may be an issue during production as it may be prone to movement during the manufacturing processes. This influences the accuracy of lithographic processes such that the design tolerances must be greater, increasing device footprint and therefore defect counts, the parasitic capacitance, and the overall circuit size. To minimise substrate motion it may be held under tension during lithography, but this introduces residual stress into the films deposited, which may lead to delamination or cracking in some layers. Alternatively, the substrate can be laminated onto a rigid carrier for fabrication, although this may lead to subsequent challenges with releasing the substrates from the carrier.

A further issue with flexible substrates, particularly polymers, is that of differential thermal expansion with the added materials which may affect the film properties. PI is one of the most thermally stable polymers, with a coefficient of thermal expansion that is comparable to that of the materials used to make up the TFTs, making it a good choice to limit this effect.

Another significant effect of introducing flexibility is the impact on performance of devices with bending. This was recently reviewed by Heremans et al.<sup>311</sup> who showed that for many candidate materials (particularly LTPS and organic semiconductors), bending has a major negative impact on the

carrier mobility. However, for a-IGZO strikingly little variation with stress has been observed  $^{312,313}$ , demonstrated in figure 11 that shows the variation in threshold voltage, subthreshold swing, on current, and mobility with bending to a radius of 2 mm, showing that all parameters remain almost constant. This insensitivity to bending is attributed to the same mechanism that gives rise to the good electronic characteristics that IGZO demonstrates, even in the amorphous form, i.e. conduction occurring through the overlap of the spherically symmetric *s* orbitals of the cations, discussed previously. This makes a-IGZO an excellent choice for flexible electronics, particularly in applications that may be expected to function in a flexed configuration, such as in packaging and curved displays.

# 6 Applications of a-IGZO and other metal oxide TFTs

The remaining section of this review considers common applications of a-IGZO and other metal oxide TFTs. Current, and likely future, applications of such materials can be broadly split into two categories, namely, display technologies and low cost flexible circuits, which have predicted market values of around \$49B and \$7B respectively by 2020<sup>314</sup>. Both applications are covered here, although the discussion of usage within display technologies is somewhat truncated, as several comprehensive reviews already exist<sup>315–319</sup>.

#### 6.1 Display Technology

Display applications have been the driving force in metal oxide, and particularly a-IGZO, TFT development<sup>5</sup>. Indeed, it took just one year from Nomura's demonstration of a-IGZO TFTs in 2004 for the first demonstration of a display backplane (for black and white e-paper) based on a-IGZO TFTs by Toppan Printing Co. Ltd.<sup>126</sup>, which was shortly followed by a demonstration of an active matrix OLED (AM-OLED) display a year later by LG Electronics Inc.<sup>320,321</sup>. Many other companies have adopted a-IGZO, including Samsung<sup>132,245</sup>, Hitachi<sup>322</sup>, and AU Optronics Corp.<sup>323</sup>, demonstrating progressively larger displays, as well



**Fig. 11** Electronic properties in response to bending of a-IGZO thin-film transistors on 25  $\mu$ m poly(ethylene naphthalate) (PEN): a) device structure and materials used (MoCr for the electrodes; silicon oxide (SiO<sub>x</sub>), silicon nitride (SiN<sub>x</sub>), and an epoxy photoresist (SU8) are used as dielectrics). b) Threshold voltage and subthreshold swing; c) ON current and mobility as a function of bending strain and corresponding bending radius. the channel length and width of the TFT are 20  $\mu$ m and 60  $\mu$ m respectively. Linear transfer curves were characterized at a drainâĂŞsource voltage V DS = 1 V and gateâĂŞsource voltage V GS = 10 V. Reproduced from Heremans et al.<sup>311</sup>.

as LCD back panels. Commercial production of a-IGZO based displays, by Sharp in 2012<sup>324</sup>, commenced just 8 years after Nomura's initial work.

As discussed above, part of the appeal of a-IGZO for displays comes from the advantages afforded by flexible displays - light weight substrates, increased durability, and the popular appeal of a bendable display, which was considered from the very first demonstrations of a-IGZO<sup>126</sup>. Beyond simply being flexible, a-IGZO outperforms other competitive materials because of it's transparency. As discussed previously, when deposited on to a suitable substrate a-IGZO, along with other metal oxide semiconductors, can be used to form fully transparent circuits. In combination with suitable OLED display technology this creates the possibility for displays that are completely transparent in the off-state and become full displays when activated, see figure 12. Development to achieve this has recently taken a step forward with a slew of patents from Samsung that include both transparent and bendable mobile phones<sup>325,326</sup>.

As depicted in figure 12a), a-IGZO also outperforms both a-Si and organic transistors in terms of the mobility and approaches that achieved with LTPS<sup>327</sup>. This relatively high mobility allows

devices with high operating frequencies, that are capable of driving high frame rate displays.

While LTPS matches or beats a-IGZO in mobility and operating frequency, it requires higher processing temperature (>350 °C) and significantly reduced uniformity that make it an unsuitable choice for larger display screens. Organics semiconductors also suffer from a lack of areal uniformity that results from the solution based processing used to deposit them over large areas. Uniformity is particularly important in display applications because the output of a given OLED pixel is highly dependent on the driving TFT's characteristics. It has been reported that a variation in threshold voltage of just 0.1 V can lead to up to a 20% variation in that OLED pixel's luminosity  $^{249,328}$ .

#### 6.2 a-IGZO for logic, sensing and communications

Alongside the development of a-IGZO for display applications, work has been ongoing to develop a-IGZO and other metal oxides in applications such as logic circuits, sensing, power transmission, and wireless communication<sup>5</sup>. The advantages of metal oxides in these areas are similar to those for display applications but for somewhat different reasons. For example, large area uniformity now enables large volumes of consistent device production rather than large area displays; transparency facilitates creation of non-visible circuitry for, for example, security applications; flexibility allows integration of devices into previously inaccessible form factors while increasing the mechanical durability of circuits; and the low cost of production allows access to markets for which silicon-based devices are too expensive (such as fast moving consumer goods (FMCGs)).

#### 6.2.1 Logic circuits

The development of metal oxide circuitry started a few years after the rapid growth in metal oxide research in the years around 2000, with Presley et al. demonstrating the first fully transparent circuits based on IGO in 2006<sup>337</sup>. This circuit, similar to most early circuitry, comprised a ring oscillator made of an odd number of inverters (in this case 5), connected in series as in figure 13b). Each inverter, in turn, comprises a control TFT and a load (either a second TFT or a resistor), see figure 13a). The use of ring oscillators allows the measurement of propagation delay, which is widely used as a benchmark for determining the maximum operating speed of a TFT<sup>338</sup>. The initial work by Presley produced relatively poor results, with the 5 stage oscillator operating at 9.5 kHz, corresponding to a stage delay of 11  $\mu$ s/stage, which was largely due to significant parasitic capacitance arising from the large source/drain to gate overlaps in the device structure.

Shortly after the demonstration from Presley, Ofuji et al. demonstrated a similar system, this time using IGZO TFTs and significantly smaller overlaps, achieving 410 kHz, that equates to a propagation delay of 0.24  $\mu$ s/stage, which is half that reported for a-Si:H<sup>339</sup> and one third of that for organic TFTs<sup>340</sup>.

Since this early work, further improvements in speed have been obtained, circuit complexity has increased (for example shift registers<sup>341</sup> and scan drivers<sup>342</sup> have been demonstrated) and devices on flexible substrates have been produced that yield



**Fig. 12 a)** Materials for TFTs mapping the relationship between frequency capability and carrier mobility. Inset: conceptual image of a transparent smart phone. **b)** Conceptual illustration of future transparent and flexible systems where display elements, sensors, circuits, RF functionality, and energy devices are heterogeneously integrated using oxides and other thin film technologies, including silicon CMOS. Here, for better illustrative purposes, transparency is disregarded. **a)** and **b)** Reproduced from Lee et al.<sup>318</sup> with data compiled from <sup>2,55,82,319,329–335</sup>. **c)** Image of a transparent PDA device featured in the film Iron Man 2<sup>336</sup>.

good performance. See for example the first demonstration of a five-stage ring oscillator on colourless PI from Hsieh et al.<sup>343</sup>, showing an operating frequency of 182 kHz, equivalent to a stage delay of  $0.55\mu$ s/stage, at 20 V driving voltage, with a linear increase in frequency with voltage, figure 14, or work from Mativenga et al. showing high performance shift registers on PI which are still operational while rolled to a radius of just 4 mm, figure 15. These improvements have lead to demonstrations of full microprocessors, initially using crystalline IGZO<sup>344–346</sup>, and recently with an amorphous metal oxide on flexible substrates



**Fig. 13 a)** Simple NMOS inverter with a resistive load, the resistor can be replaced by a second TFT wired as a diode (gate and drain shorted together). **b)** Ring oscillator using n inverter stages where n is always odd.





**Fig. 14 a)** Photo of an a-IGZO five-stage ring oscillator. **b)** Output characteristics of a five-stage ring oscillator at  $V_{DD} = 20$  V, and **c)** oscillation frequency as a function of  $V_{DD}$ . Reproduced from Hsieh et al.<sup>227</sup>

reported by PragmatIC Printing Ltd. and ARM Holdings<sup>347,348</sup>.

#### 6.2.2 Sensing applications of metal oxide semiconductors

Alongside the development of logic elements, many groups have looked at the application of metal oxide to sensing<sup>5</sup>. Sensing capabilities are attractive as they open up possibilities within many more areas, including smart implants<sup>350</sup>, artificial electronic skin<sup>351</sup>, food safety<sup>352</sup>, and temperature monitoring<sup>353–355</sup>. These sensors are in the early stages of development, but show great promise in a research setting and are now being integrated into industrial production.

Metal oxide sensors broadly operate along one of two lines: either multiple sensing and control gates are inductively coupled to the TFT gate, as in the work from Liu et al.<sup>356</sup>, see figure 16, or a sensing surface (an externally coupled membrane<sup>357</sup>, the TFT gate<sup>355,358</sup>, or even the channel layer<sup>359–361</sup>) interacts with the local environment, ad/absorbing gas or liquid molecules, creating a shift in potential or electrical characteristics of the TFT.

An alternative route to sensing applications takes the form of integrating metal oxide circuitry with existing analogue sensors. For this metal-oxide-based analogue-to-digital convertors (ADCs), comprising comparators and the surrounding logic



**Fig. 15** Operation of a fully transparent and rollable a-IGZO TFT shift register (SR): (a) One stage circuit schematic and timing diagram of the two-clock, five transistor (5T), and one capacitor (1C) SR; (b) optical micrograph of a measured eight-states SR; (c) image of the sample containing the SR as it being rolled to a cylinder and the measurement set-up for the SR, while under bending stress. (d) and (e) First output and last output of the eight-stage SR under bending radius of 2 mm for input voltage VDD = 20 V. All rV<sub>th</sub> eproduced from <sup>349</sup>

need to be integrated with existing bio-sensors. Practical demonstrations of this have recently been shown<sup>362,363</sup>, although widespread implementation has been limited by device variability, both between devices and as device performance changes due to stability issues. Such systems are particularly sensitive to variability as the comparators here compares an input signal to a reference voltage, and any variation in threshold characteristics are directly translated into a variable output of the devices.



Fig. 16 Schematic illustration of a capacitive network for a flexible neuromorphic transistor. The carrier density of the channel is modulated by the weighted sum of all inputs of sensing gate and control gates. Adapted from Liu et al.  $^{356}$ 

#### 6.2.3 Energy Harvesting

In order to leverage the low cost functionality made possible with a-IGZO technology, a power source is needed. In high value applications typically suited to silicon technology, this can be supplied by either a fixed supply or an integrated battery. This is, however, associated with high cost (both traditional coin cell batteries and next generation printed carbon batteries have a price floor one or two orders of magnitude greater than the cost per circuit for a-IGZO systems) and reduced flexibility (traditional batteries are rigid, while new printed batteries are much greater in size than the circuits being produced). This provides an opportunity for the supply of power via contactless transmission. Contactless power transmission can be realised with inductively coupled coils (source and receiver) and a rectifying circuit to convert AC input power into a usable DC supply. The receiving coil may be either a traditional metal coil, as commonly used in current RFID tags or, if transparency is desired, a TCO (typically ITO) although this comes at an efficiency cost. The rectifying circuit can be a diode or simply a TFT in a diode-load configuration (where the gate and drain are connected together)<sup>364</sup>.

If a diode is used it may be one of several different forms. Most reminiscent of traditional silicon diodes is the p-n junction diode, in which a p- and an n-type semiconductor are in contact forming a p-n junction, for example NiO and IGZO as the pand n-type materials respectively demonstrated by Münzenrieder et al.<sup>365</sup>, as well as many other combinations<sup>158,366,367</sup>. Alternatively, Schottky diodes with a metal-semiconductor junction are possible. However, due to the large electron affinity of most metal oxide semiconductors only a small Schottky barrier is possible<sup>310</sup>, although Chasin et al. have successfully demonstrated Schottky diodes using a-IGZO with a Pd contact<sup>368</sup>, as has Zhang et al. with an Al contact<sup>369</sup>. Additionally, metal-insulator-semiconductor (MIS)<sup>370</sup>, Metal-insulator-metal (MIM)<sup>371</sup> and self-switching diodes (SSD)<sup>372-374</sup> have been demonstrated, but each has limitations that currently restrict them to academic interest rather than practical application.

The most efficient and most common arrangement for rectifying circuitry is the bridge rectifier shown in figure 17. This uses



Fig. 17 Circuit schematic of a bridge rectifier using 4 diodes or diode-load TFTs.

4 diodes (or diode load configuration TFTs) to access both the positive and negative part of the AC waveform. Using this configuration with p-n diodes Münzenrieder et al. demonstrated a DC voltage of 2.1 V at an input frequency of 125 kHz with a peak-to-peak voltage ( $V_{PP}$ ) of 12 V<sup>365</sup> and Chen et al. obtained 2.5 V up to 27 MHz with  $V_{PP}$ =8 V using Cu<sub>2</sub>O instead of NiO<sup>375</sup>. Using Schottky diodes in the same configuration, Chasin et al. demonstrated the significant speed advantage inherent in Schottky devices, showing a DC voltage of 1.7 V for an input  $V_{PP}$  of just 3 V up to 1.1 GHz<sup>376</sup>.

Using diode-loaded a-IGZO TFTs Kawamure et al. showed a DC voltage of 5 V for an input  $V_{PP}$  of 20 V up to at least 25 MHz, demonstrating that diode-loaded a-IGZO TFTs are capable of rectifying at driving frequnecies significantly above the threshold of 13.56 MHz required for RFID purposes, while operating at sufficiently high voltage to power a display<sup>377</sup>.

#### 6.2.4 Data Storage

Data storage is also needed to create a fully integrated, wholly a-IGZO-based, electronic system. Consequently, recent work has focused on non-volatile a-IGZO memory. Suresh et al. and Zhang et al. both used charge storage in the dielectric to create multilevel memory. Suresh achieved this by doping a  $AlO_x$  gate dielectric with Pt nano-particles, which showed charge retention of the order of a few hours<sup>378</sup>, while Zhang demonstrated a double layer of IGZO separated by a thin  $Al_2O_3$  charge tunnelling layer, with charge retention of around 1 day<sup>379</sup>. Both systems essentially leverage the creation of charge trapping defects, discussed previously, to create hysteresis in the a-IGZO TFT behaviour, which is then used to store information.

Ferroelectric dielectric behaviour was utilised by van Breemen et al. for data storage (see sections II and III of the review from Petti et al. for discussion of ferroelectric behaviours<sup>5</sup>) showing a 16 × 16 IGZO TFT array using ferroelectric P(VDF-TrFE) gate dielectric, with retention times up to 12 days<sup>380</sup>.



**Fig. 18 a)** schematic illustration of a memristor device and **b)** representative IV characteristics for the memristor set and reset processes. Reproduced from Rosa et al.<sup>381</sup>

Memristors have also been considered as a route to achieve stable data storage, as demonstrated by Rosa et al.<sup>381</sup> with solution processed a-IGZO, figure 18. Here conducting filaments were induced in the a-IGZO material during the writing phase, which were then disrupted during the reset phase. This system also showed data retention of the order of a few hours.

In addition to these and other emerging implementations of metal oxide memory, work is ongoing to create hybrid systems combining metal oxides with other existing technologies to meet memory requirements for many different applications. These are not discussed here but are covered well in recent reviews by Wong (looking at Metal-Oxide resistive switching RAM (RRAM))<sup>382</sup>, Zhao (looking at high-*k* dielectric non-volatile memory)<sup>383</sup>, Meena (looking at the general field of new non-volatile memory technologies)<sup>384</sup>, and Sacchetto<sup>385</sup> and Mladenov<sup>386</sup> (looking at memristor technology).

#### 6.2.5 RFID/NFC Communication

One of the most promising applications of a-IGZO outside of display technology is high volume, lost cost, and disposable wireless communications systems such as RFID/NFC tags<sup>387</sup>. As well as the low cost, tags based on a-IGZO benefit from their flexibility, allowing integration in packaging, clothing, and in multiple different form factors, as well as the potential for being non-visible, allowing integration into windows, mirrors, and food packaging<sup>5</sup>. Building on earlier designs for organic RFID tags<sup>388–390</sup>, Ozaki et al. first demonstrated a fully a-IGZO based RFID tag working at 13.56 MHz in 2011<sup>387,391</sup>, which has now been replicated by many other research groups on both rigid and flexible substrates, including fully transparent versions <sup>169,392,393</sup>. One remaining component of the RFID tag, not discussed above, is the load modulator. This is simply an additional TFT placed directly in the DC power supply line, with the RFID code encoded to the gate voltage, see figure 19. By modulating the gate of this TFT with the code, the DC supply is turned on and off, altering the power consumption of the tag and therefore the power harnessed by the tag's receiver coil. This modulation of the power consumption creates fluctuations in the electromagnetic field that can be interpreted by the RFID reader and decoded into the data to be transferred.



Fig. 19 Schematic illustration of the load modulator used to encode signal in RFID tags.

## 7 Conclusion

The aim of this review has been to provide an accessible overview of both the development of metal oxide electronics, in particular a-IGZO devices and the variety of applications to which a-IGZO is now being applied. It is clear that a huge volume of research and development work has been undertaken on these systems over the past 15 years, with significant advances in understanding of the fundamental physics and materials science of metal oxides, and their potential in applications across a wide variety of sectors. Importantly, this work shows an understanding of the current limitations of these semiconducting materials, particularly due to native and induced defects.

Many challenges remain, particularly in relation to the control of defects and device stability, which must be over come before a-IGZO, and metal oxide semiconductors in general, become wide spread in technology, but the further development and application of these materials for next generation electronics looks set to expand significantly.

## **Conflicts of interest**

There are no conflicts to declare.

## Acknowledgements

This work is supported through a Knowledge Transfer Partnership, funded by Innovate UK, and by PragmatIC Printing Ltd.

### Notes and references

- 1 T. Kamiya, K. Nomura and H. Hosono, *Sci. Technol. Adv. Mater.*, 2010, **11**, 044305.
- 2 E. Fortunato, P. Barquinha and R. Martins, *Adv. Mater.*, 2012, 24, 2945–2986.
- 3 *iNEMI Technology Roadmaps 2015*, inemi technical report, 2015.
- 4 J. S. Park, W. J. Maeng, H. S. Kim and J. S. Park, *Thin Solid Films*, 2012, **520**, 1679–1693.
- 5 L. Petti, N. Münzenrieder, C. Vogt, H. Faber, L. Büthe, G. Cantarella, F. Bottacchi, T. D. Anthopoulos and G. Tröster, *Applied Physics Reviews*, 2016, **3**, 021303.

- 6 R. Dixit, S. Gupta, P. Kumar, S. Sikarwar and B. C. Yadav, International Journal of Innovative Research in Science, 2017, 6, year.
- 7 G. D. Wilk, R. M. Wallace and J. M. Anthony, J. Appl. Phys., 2001, **89**, 5243–5275.
- 8 J. Robertson, Rep. Prog. Phys., 2006, 69, 327-396.
- 9 S.-H. Lo, D. Buchanan, Y. Taur and W. Wang, *IEEE Electron Device Lett.*, 1997, **18**, 209–211.
- 10 V. Macagno and J. Schultze, J. Electroanal. Chem. Interfacial Electrochem., 1984, 180, 157–170.
- 11 L. F. Mattheiss, Phys. Rev. B, 1972, 6, 4718-4740.
- 12 M. Copel, E. Cartier, V. Narayanan, M. C. Reuter, S. Guha and N. Bojarczuk, *Appl. Phys. Lett.*, 2002, **81**, 4227–4229.
- 13 B. Králik, E. K. Chang and S. G. Louie, *Physical Review B Condensed Matter and Materials Physics*, 1998, 57, 7027–7036.
- 14 J. Morais, L. Miotti, K. P. Bastos, S. R. Teixeira, I. J. Baumvol, A. L. Rotondaro, J. J. Chambers, M. R. Visokay, L. Colombo and M. C. Alves, *Appl. Phys. Lett.*, 2005, 86, 1–3.
- 15 S. G. Lim, S. Kriventsov, T. N. Jackson, J. H. Haeni, D. G. Schlom, A. M. Balbashov, R. Uecker, P. Reiche, J. L. Freeouf and G. Lucovsky, *J. Appl. Phys.*, 2002, **91**, 4500–4505.
- 16 D. M. Bylander and L. Kleinman, Phys. Rev. B, 1990, 41, 7868–7871.
- 17 R. Asahi, W. Mannstadt and A. J. Freeman, *Physical Review B* - Condensed Matter and Materials Physics, 1999, **59**, 7486–7492.
- 18 P. Rushton, D. Tozer and S. Clark, *Phys. Rev. B*, 2002, **65**, 1–12.
- 19 X. Zhao and D. Vanderbilt, *Physical Review B Condensed Matter and Materials Physics*, 2002, **65**, 1–4.
- 20 J. Tersoff, Phys. Rev. Lett., 1984, 52, 465-468.
- 21 A. Baldereschi, S. Baroni and R. Resta, *Phys. Rev. Lett.*, 1988, 61, 734–737.
- 22 R. T. Tung, Phys. Rev. Lett., 2000, 84, 6078-6081.
- 23 E. Bonera, G. Scarel, M. Fanciulli, P. Delugas and V. Fiorentini, *Phys. Rev. Lett.*, 2005, **94**, 027602.
- 24 B. Wang, W. Huang, L. Chi, M. Al-Hashimi, T. J. Marks and A. Facchetti, *Chem. Rev.*, 2018, **118**, 5690–5754.
- 25 M. D. Groner, F. H. Fabreguette, J. W. Elam and S. M. George, *Chem. Mater.*, 2004, **16**, 639–645.
- 26 L. Y. Liang, H. T. Cao, Q. Liu, K. M. Jiang, Z. M. Liu, F. Zhuge and F. L. Deng, ACS Applied Materials and Interfaces, 2014, 6, 2255–2261.
- 27 G. Z. Geng, G. X. Liu, F. K. Shan, A. Liu, Q. Zhang, W. J. Lee,
   B. C. Shin and H. Z. Wu, *Curr. Appl Phys.*, 2014, 14, 2–6.
- 28 L. Lan and J. Peng, *IEEE Trans. Electron Devices*, 2011, **58**, 1452–1455.
- 29 P. K. Nayak, M. N. Hedhili, D. Cha and H. N. Alshareef, *Appl. Phys. Lett.*, 2013, **103**, 1–5.
- 30 R. Branquinho, D. Salgueiro, L. Santos, P. Barquinha, L. Pereira, R. Martins and E. Fortunato, ACS Applied Materials and Interfaces, 2014, 6, 19592–19599.
- 31 J. W. Jo, J. Kim, K. T. Kim, J. G. Kang, M. G. Kim, K. H.

Kim, H. Ko, Y. H. Kim and S. K. Park, *Adv. Mater.*, 2015, **27**, 1182–1188.

- 32 S. Gieraltowska, L. Wachnicki, B. S. Witkowski, M. Godlewski and E. Guziewicz, *Optica Applicata*, 2013, 43, 17–25.
- 33 J. Robertson, Solid-State Electronics, 2005, 49, 283 293.
- 34 K. Bädeker, Ann. Phys., 1907, 327, 749-766.
- 35 G. Bauer, Ann. Phys., 1937, 422, 433-445.
- 36 G. Rupprecht, Zeitschrift für Physik, 1954, 139, 504–517.
- 37 H. A. McMaster, Conductive Coating for Glass and Methods of Appication, US2429420, 21 Oct 1947.
- 38 J. M. Mochel, Coated resistance, US2564706, 21 Aug 1951.
- 39 M. J. Zunick, Conductive Coating on Glass, US2516663, 25 July 1950.
- 40 L. Holland and G. Siddall, Vacuum, 1953, 3, 375-391.
- 41 K. Ellmer, Nat. Photonics, 2012, 6, 809-817.
- 42 K. Chopra, S. Major and D. Pandya, *Thin Solid Films*, 1983, 102, 1–46.
- 43 V. a. Williams, J. Electrochem. Soc., 1966, 113, 234.
- 44 Y. T. Sihvonen and D. R. Boyd, *Rev. Sci. Instrum.*, 1960, **31**, 992–994.
- 45 J. Vossen and E. Poliniak, *Thin Solid Films*, 1972, **13**, 281–284.
- 46 J. Vossen, RCA Review, 1971, 32, 289.
- 47 D. B. Fraser and H. D. Cook, J. Electrochem. Soc., 1972, 119, 1368.
- 48 T. Minami, MRS Bull., 2000, 25, 38-44.
- 49 J. S. Preston, Proceedings of the Royal Society A: Mathematical, Physical and Engineering Sciences, 1950, **202**, 449–466.
- 50 B. G. Lewis and D. C. Paine, MRS Bull., 2000, 25, 22-27.
- 51 G. J. Exarhos and X. D. Zhou, *Thin Solid Films*, 2007, **515**, 7025–7052.
- 52 E. Fortunato, D. Ginley, H. Hosono and D. C. Paine, *MRS Bull.*, 2007, **32**, 242–247.
- 53 R. A. Afre, N. Sharma, M. Sharon and M. Sharon, *Reviews on Advanced Materials Science*, 2018, **53**, 79–89.
- 54 H. Klasens and H. Koelmans, *Solid-State Electron.*, 1964, 7, 701–702.
- 55 K. Nomura, H. Ohta, A. Takagi, T. Kamiya, M. Hirano and H. Hosono, *Nature*, 2004, **432**, 488–492.
- 56 P. P. Edwards, A. Porch, M. O. Jones, D. V. Morgan and R. M. Perks, *Dalton Trans.*, 2004, 2995.
- 57 T. Gilani and D. Rabchuk, Can. J. Phys., 2018, 96, 272–274.
- 58 N. ARSHI, J. LU, C. G. LEE, J. H. YOON, B. H. KOO and F. AHMED, *Bull. Mater. Sci.*, 2013, **36**, 807–812.
- 59 B. Singh and N. Surplice, *Thin Solid Films*, 1972, **10**, 243–253.
- 60 J. R. Sambles, K. C. Elsom and G. Sharp-Dent, J. Phys. F: Met. Phys., 1981, 11, 1075–1092.
- 61 A. Kumar and C. Zhou, ACS Nano, 2010, 4, 11-14.
- 62 Clark I. Bright, Society of Vacuum Coaters, 2007, 38-48.
- 63 Z. Chen, Thin Solid Films, 2001, 394, 201-205.

- 64 Z. Wu, Science, 2004, 305, 1273-1276.
- 65 V. C. Tung, L.-M. Chen, M. J. Allen, J. K. Wassei, K. Nelson,
   R. B. Kaner and Y. Yang, *Nano Lett.*, 2009, 9, 1949–1955.
- 66 G. Eda, G. Fanchini and M. Chhowalla, Nat. Nanotechnol., 2008, 3, 270–274.
- 67 M.-G. Kang and L. J. Guo, Adv. Mater., 2007, 19, 1391–1396.
- 68 A. Rinta-Möykky, P. Uusimaa, S. Suhonen, M. Valden, A. Salokatve, M. Pessa and J. Likonen, *Journal of Vacuum Science & Technology A: Vacuum, Surfaces, and Films*, 1999, 17, 347–353.
- 69 H. Yong, S. Na, J.-G. Gang, H. Shin, S.-J. Jeon, S. Hyun and H.-J. Lee, *Japanese Journal of Applied Physics*, 2016, **55**, 06JE03.
- 70 M. R. Jennings, A. Pérez-Tomás, D. Walker, L. Zhu, P. A. Losee, W. Huang, S. Balachandran, O. J. Guy, J. A. Covington, T. P. Chow and P. A. Mawby, *Mater. Sci. Forum*, 2007, **556-557**, 697–700.
- 71 J. E. Lilienfeld, *Method And Apparatus For Controlling Electric Currents*, US1745175, 28 Jan 1930.
- 72 J. E. Lilenfeld, *Amplifier For Electric Currents*, US1877140, 13 Sept 1932.
- 73 J. E. Lilienfeld, *Device For Controlling Electric Current*, US1900018, 7 March 1933.
- 74 O. Heil, Improvements in or relating to electrical amplifiers and other control arrangements and devices, GB439457A, 6 Dec 1935.
- 75 P. Weimer, IRE Trans. Electron Devices, 1961, 8, 421-421.
- 76 P. Weimer, Proc. IRE, 1962, 50, 1462-1469.
- 77 G. Boesen and J. Jacobs, Proc. IEEE, 1968, 56, 2094–2095.
- 78 A. Aoki and H. Sasakura, Japanese Journal of Applied Physics, 1970, 9, 582–582.
- 79 M. W. J. Prins, K. GrosseâĂŘHolz, G. Müller, J. F. M. Cillessen, J. B. Giesbers, R. P. Weening and R. M. Wolf, *Appl. Phys. Lett.*, 1996, 68, 3650–3652.
- 80 C. H. Seager, D. C. McIntyre, W. L. Warren and B. A. Tuttle, *Appl. Phys. Lett.*, 1996, 68, 2660–2662.
- 81 R. L. Hoffman, B. J. Norris and J. F. Wager, *Appl. Phys. Lett.*, 2003, **82**, 733–735.
- 82 P. F. Carcia, R. S. McLean, M. H. Reilly and G. Nunes, *Appl. Phys. Lett.*, 2003, 82, 1117–1119.
- 83 S. Masuda, K. Kitamura, Y. Okumura, S. Miyatake, H. Tabata and T. Kawai, *J. Appl. Phys.*, 2003, **93**, 1624–1630.
- 84 E. E. Hahn, J. Appl. Phys., 1951, 22, 855-863.
- 85 T. Kamiya and M. Kawasaki, *MRS Bull.*, 2008, **33**, 1061–1066.
- 86 J. Nishii, F. M. Hossain, S. Takagi, T. Aita, K. Saikusa, Y. Ohmaki, I. Ohkubo, S. Kishimoto, A. Ohtomo, T. Fukumura, F. Matsukura, Y. Ohno, H. Koinuma, H. Ohno and M. Kawasaki, *Japanese Journal of Applied Physics*, 2003, 42, L347–L349.
- 87 E. M. C. Fortunato, P. M. C. Barquinha, A. C. M. B. G. Pimentel, A. M. F. Gonçalves, A. J. S. Marques, R. F. P. Martins and L. M. Pereira, *Appl. Phys. Lett.*, 2004, 85, 2541–2543.

- 88 E. M. C. Fortunato, P. M. C. Barquinha, A. C. M. B. G. Pimentel, A. M. F. Gonçalves, A. J. S. Marques, L. M. N. Pereira and R. F. P. Martins, *Adv. Mater.*, 2005, **17**, 590–594.
- 89 B. J. Norris, J. Anderson, J. F. Wager and D. A. Keszler, J. *Phys. D: Appl. Phys.*, 2003, **36**, year.
- 90 R. E. Presley, C. L. Munsee, C. H. Park, D. Hong, J. F. Wager and D. A. Keszler, J. Phys. D: Appl. Phys., 2004, 37, 2810–2813.
- 91 D. Zhang, C. Li, S. Han, X. Liu, T. Tang, W. Jin and C. Zhou, *Appl. Phys. Lett.*, 2003, 82, 112–114.
- 92 Y. W. Heo, L. C. Tien, Y. Kwon, D. P. Norton, S. J. Pearton, B. S. Kang and F. Ren, *Appl. Phys. Lett.*, 2004, 85, 2274–2276.
- 93 Z. Fan, D. Wang, P. C. Chang, W. Y. Tseng and J. G. Lu, Appl. Phys. Lett., 2004, 85, 5923–5925.
- 94 Q. H. Li, Q. Wan, Y. X. Liang and T. H. Wang, Appl. Phys. Lett., 2004, 84, 4556–4558.
- 95 T. Hirao, M. Furuta, H. Furuta, T. Matsuda, T. Hiramatsu, H. Hokari, M. Yoshida, H. Ishii and M. Kakegawa, *Journal of the Society for Information Display*, 2007, **15**, 17–22.
- 96 T. Hirao, M. Furuta, T. Hiramatsu, T. Matsuda, C. Li, H. Furuta, H. Hokari, M. Yoshida, H. Ishii and M. Kakegawa, *IEEE Trans. Electron Devices*, 2008, 55, 3136–3142.
- 97 S.-H. K. Park, C.-S. Hwang, J.-I. Lee, S. M. Chung, Y. S. Yang, L.-M. Do and H. Y. Chu, *SID Symposium Digest of Technical Papers*, 2006, **37**, 25.
- 98 S.-H. K. Park, C.-S. Hwang, M. Ryu, S. Yang, C. Byun, J. Shin, J.-I. Lee, K. Lee, M. S. Oh and S. Im, *Adv. Mater.*, 2009, 21, 678–682.
- 99 S. J. Lim, S.-j. Kwon, H. Kim and J.-S. Park, *Appl. Phys. Lett.*, 2007, **91**, 183517.
- 100 J.-M. Kim, T. Nam, S. J. Lim, Y. G. Seol, N.-E. Lee, D. Kim and H. Kim, *Appl. Phys. Lett.*, 2011, **98**, 142113.
- 101 K. Nomura, H. Ohta, K. Ueda, T. Kamiya, M. Hirano and H. Hosono, *Science*, 2003, **300**, 1269–1272.
- 102 K. Ide, K. Nomura, H. Hiramatsu, T. Kamiya and H. Hosono, J. Appl. Phys., 2012, 111, 073513.
- 103 K. Nomura, T. Kamiya, H. Ohta, K. Shimizu, M. Hirano and H. Hosono, *Physica Status Solidi (A) Applications and Materials Science*, 2008, 205, 1910–1914.
- 104 D. Caughey and R. Thomas, Proc. IEEE, 1967, 55, 2192–2193.
- 105 A. R. Moore, Appl. Phys. Lett., 1977, 31, 762-764.
- 106 H. Hosono, N. Kikuchi, N. Ueda and H. Kawazoe, J. Non-Cryst. Solids, 1996, **198-200**, 165–169.
- 107 H. Q. Chiang, J. F. Wager, R. L. Hoffman, J. Jeong and D. A. Keszler, Appl. Phys. Lett., 2005, 86, 013503.
- 108 R. Hoffman, Solid-State Electronics, 2006, 50, 784–787.
- 109 P. Görrn, M. Sander, J. Meyer, M. Kröger, E. Becker, H.-H. Johannes, W. Kowalsky and T. Riedl, *Adv. Mater.*, 2006, 18, 738–741.
- 110 P. Görrn, P. Hölzer, T. Riedl, W. Kowalsky, J. Wang, T. Weimann, P. Hinze and S. Kipp, *Appl. Phys. Lett.*, 2007, 90, 23–25.

- 111 P. Gorrn, T. Riedl and W. Kowalsky, *The Journal of Physical Chemistry C*, 2009, **113**, 11126–11130.
- 112 N. L. Dehuff, E. S. Kettenring, D. Hong, H. Q. Chiang, J. F. Wager, R. L. Hoffman, C.-H. Park and D. A. Keszler, J. Appl. Phys., 2005, 97, 064505.
- 113 P. Barquinha, A. Pimentel, A. Marques, L. Pereira, R. Martins and E. Fortunato, *J. Non-Cryst. Solids*, 2006, 352, 1756–1760.
- 114 B. Yaglioglu, H. Y. Yeom, R. Beresford and D. C. Paine, *Appl. Phys. Lett.*, 2006, **89**, 062103.
- 115 D. C. Paine, B. Yaglioglu, Z. Beiley and S. Lee, *Thin Solid Films*, 2008, **516**, 5894–5898.
- 116 W. Jeong, G. Kim, H. Shin and H. Kim, IDW '09 Proceedings of the 16th International Display Workshops, 2009, pp. 1795–1798.
- 117 S. K. S. Kim, J. P. J. Park, C. K. C. Kim, I. S. I. Song, S. K. S. Kim, S. P. S. Park, H. Y. H. Yin, H.-I. L. H.-I. Lee, E. L. E. Lee and Y. P. Y. Park, *IEEE Electron Device Lett.*, 2009, **30**, 374–376.
- 118 S.-P. Chang and S.-S. Shih, *Journal of Nanomaterials*, 2012, **2012**, 1–4.
- 119 K. Nomura, H. Ohta, K. Ueda, M. Orita, M. Hirano and H. Hosono, *Thin Solid Films*, 2002, **411**, 147–151.
- 120 H. Ohta, K. Nomura, M. Orita, M. Hirano, K. Ueda, T. Suzuki, Y. Ikuhara and H. Hosono, *Adv. Funct. Mater.*, 2003, **13**, 139–144.
- 121 H. Hosono, J. Non-Cryst. Solids, 2006, 352, 851-858.
- 122 K. Nomura, A. Takagi, T. Kamiya, H. Ohta, M. Hirano and H. Hosono, Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2006, 45, 4303–4308.
- 123 T. Iwasaki, N. Itagaki, T. Den, H. Kumomi, K. Nomura, T. Kamiya and H. Hosono, *Appl. Phys. Lett.*, 2007, **90**, 4–6.
- 124 P. Barquinha, L. Pereira, G. Goncalves, R. Martins and E. Fortunato, *J. Electrochem. Soc.*, 2009, **156**, H161.
- 125 K. Ellmer, J. Phys. D: Appl. Phys., 2001, 34, 3097-3108.
- 126 M. Ito, M. Kon, M. Ishizaki and N. Sekine, Idw/Ad '05: Proceedings of the 12th International Display Workshops in Conjunction with Asia Display 2005, Vols 1 and 2, 2005, pp. 845–846 2064.
- 127 A. Takagi, K. Nomura, H. Ohta, H. Yanagi, T. Kamiya, M. Hirano and H. Hosono, *Thin Solid Films*, 2005, 486, 38–41.
- 128 H. Yabuta, M. Sano, K. Abe, T. Aiba, T. Den, H. Kumomi, K. Nomura, T. Kamiya and H. Hosono, *Appl. Phys. Lett.*, 2006, **89**, 112123.
- 129 R. Hayashi, O. Masato, N. Kaji, T. Kenji, K. Abe, H. Yabuta, M. Sano, H. Kumomi, K. Nomura, T. Kamiya, M. Hirano and H. Hosono, *Journal of the Society for Information Display*, 2007, **15**, 915–921.
- 130 M. Ito, M. Kon, C. Miyazaki, N. Ikeda, M. Ishizaki, Y. Ugajin and N. Sekine, *IEICE Trans. Electron.*, 2007, E90-C, 2105–2111.
- 131 J. S. Park, J. K. Jeong, Y. G. Mo, H. D. Kim and S. I. Kim,

Appl. Phys. Lett., 2007, 90, 1-3.

- 132 J. K. Jeong, J. H. Jeong, J. H. Choi, J. S. Im, S. H. Kim, H. W. Yang, K. N. Kang, K. S. Kim, T. K. Ahn, H.-J. Chung, M. Kim, B. S. Gu, J.-s. Park, Y.-g. Mo, H. D. Kim and H. K. Chung, *SID Symposium Digest of Technical Papers*, 2008, **39**, 1.
- 133 J. M. Lee, I. T. Cho, J. H. Lee and H. I. Kwon, *Japanese Journal of Applied Physics*, 2009, **48**, 1002021–1002023.
- 134 M. D. H. Chowdhury, P. Migliorato and J. Jang, *Appl. Phys. Lett.*, 2010, **97**, 2010–2012.
- 135 N. Munzenrieder, L. Petti, C. Zysset, G. A. Salvatore, T. Kinkeldei, C. Perumal, C. Carta, F. Ellinger and G. Troster, 2012 International Electron Devices Meeting, 2012, pp. 5.2.1–5.2.4.
- 136 J. G. Troughton, P. Downs, R. Price and D. Atkinson, *Appl. Phys. Lett.*, 2017, **110**, 011903.
- 137 S. R. Thomas, P. Pattanasattayavong and T. D. Anthopoulos, *Chem. Soc. Rev.*, 2013, **42**, 6910.
- 138 B. D. Ahn, H.-J. Jeon, J. Sheng, J. Park and J.-S. Park, Semicond. Sci. Technol., 2015, 30, 064001.
- 139 S. J. Kim, S. Yoon and H. J. Kim, *Japanese Journal of Applied Physics*, 2014, **53**, 02BA02.
- 140 C.-H. Choi, L.-Y. Lin, C.-C. Cheng and C.-h. Chang, ECS Journal of Solid State Science and Technology, 2015, 4, P3044–P3051.
- 141 A. Illiberi, B. Cobb, A. Sharma, T. Grehl, H. Brongersma,
   F. Roozeboom, G. Gelinck and P. Poodt, ACS Applied Materials and Interfaces, 2015, 7, 3671–3675.
- 142 K. P. Musselman, C. F. Uzoma and M. S. Miller, *Chem. Mater.*, 2016, **28**, 8443–8452.
- 143 Y.-M. Kim, H.-B. Kang, G.-H. Kim, C.-S. Hwang and S.-M. Yoon, *IEEE Electron Device Lett.*, 2017, **38**, 1387–1389.
- 144 S.-M. Yoon, N.-J. Seong, K. Choi, G.-H. Seo and W.-C. Shin, ACS Applied Materials & Interfaces, 2017, 9, 22676–22684.
- 145 J. Sheng, J.-H. Lee, W.-H. Choi, T. Hong, M. Kim and J.-S. Park, Journal of Vacuum Science & Technology A, 2018, 36, 060801.
- 146 P. K. Weimer, *Handbook of thin film technology*, McGraw-Hill, 1970, ch. 20, pp. 20–1 20–18.
- 147 A. C. Tickle, *Thin-film transistors : a new approach to microelectronics*, New York : Wiley, 1969.
- 148 J. S. Park, T. S. Kim, K. S. Son, K.-H. Lee, W.-J. Maeng, H.-S. Kim, E. S. Kim, K.-B. Park, J.-B. Seon, W. Choi, M. K. Ryu and S. Y. Lee, *Appl. Phys. Lett.*, 2010, **96**, 262109.
- 149 J. Y. Kwon, K. S. Son, J. S. Jung, T. S. Kim, M. K. Ryu, K. B. Park, B. W. Yoo, J. W. Kim, Y. G. Lee, K. C. Park, S. Y. Lee and J. M. Kim, *IEEE Electron Device Lett.*, 2008, **29**, 1309–1311.
- 150 J. Tanaka, Y. Ueoka, K. Yoshitsugu, M. Fujii, Y. Ishikawa, Y. Uraoka, K. Takechi and H. Tanabe, *ECS Journal of Solid State Science and Technology*, 2015, 4, Q61–Q65.
- 151 A. Olziersky, P. Barquinha, A. Vila, L. Pereira, G. Goncalves,
  E. Fortunato, R. Martins and J. R. Morante, *J. Appl. Phys.*, 2010, **108**, 064505.
- 152 V. Vandana, N. Batra, J. Gope, R. Singh, J. Panigrahi, S. Tyagi, P. Pathi, S. K. Srivastava, C. M. S. Rauthan and P. K.

Singh, Phys. Chem. Chem. Phys., 2014, 16, 21804–21811.

- 153 D. H. Cho, S. H. Yang, J.-H. Shin, C. W. Byun, M. K. Ryu, J. I. Lee, C. S. Hwang and H. Y. Chu, *Journal of the Korean Physical Society*, 2009, 54, 531.
- 154 J.-W. Shin and W.-J. Cho, AIP Adv., 2017, 7, 075111.
- 155 M. Kim, J. H. Jeong, H. J. Lee, T. K. Ahn, H. S. Shin, J.-S. Park, J. K. Jeong, Y.-G. Mo and H. D. Kim, *Appl. Phys. Lett.*, 2007, **90**, 212114.
- 156 J. S. Park, T. S. Kim, K. S. Son, K. H. Lee, J. S. Jung, W. J. Maeng, H. S. Kim, E. S. Kim, K. B. Park, J. B. Seon, J. Y. Kwon, M. K. Ryu and S. Lee, *IEEE Electron Device Lett.*, 2010, **31**, 1248–1250.
- 157 J.-Y. Kwon, D.-J. Lee and K.-B. Kim, *Electron. Mater. Lett.*, 2011, 7, 1–11.
- 158 B.-w. Chen, T.-c. Chang, Y.-j. Hung, T.-y. Hsieh, M.-y. Tsai, P.-y. Liao, W.-W. Tsai, W.-J. Chiang and J.-Y. Yan, *Thin Solid Films*, 2014, **572**, 33–38.
- 159 J. F. Wager, B. Yeh, R. L. Hoffman and D. A. Keszler, *Curr. Opin. Solid State Mater. Sci.*, 2014, **18**, 53–61.
- 160 M. D. H. Chowdhury, J. G. Um and J. Jang, *Appl. Phys. Lett.*, 2014, **105**, 233504.
- 161 H. Song, Y. Kang, H.-H. Nahm and S. Han, *physica status* solidi (b), 2015, **252**, 1872–1876.
- 162 Y. G. Mo, M. Kim, C. K. Kang, J. H. Jeong, Y. S. Park, C. G. Choi, H. D. Kim and S. S. Kim, *Journal of the Society for Information Display*, 2011, **19**, 16.
- 163 J.-h. Jeon, J. Kim and M.-K. Ryu, Journal of the Korean Physical Society, 2011, 58, 158–162.
- 164 J. C. Park, S. W. Kim, S. I. Kim, H. Yin, J. H. Hur, S. H. Jeon, S. H. Park, I. Hun Song, Y. S. Park, U. I. Chung, M. K. Ryu, S. Lee, S. Kim, Y. Jeon, D. M. Kim, D. H. Kim, K. W. Kwon and C. J. Kim, *Technical Digest - International Electron Devices Meeting, IEDM*, 2009, 191–194.
- 165 J. M. Lee, I. T. Cho, J. H. Lee and H. I. Kwon, *Appl. Phys. Lett.*, 2008, **93**, 2–4.
- 166 J. Park, I. Song, S. Kim, S. Kim, C. Kim, J. Lee, H. Lee, E. Lee, H. Yin, K. K. Kim, K. W. Kwon and Y. Park, *Appl. Phys. Lett.*, 2008, **93**, 5–7.
- 167 S. Oh, J. H. Baeck, J. U. Bae, K. S. Park and I. B. Kang, Appl. Phys. Lett., 2016, 108, year.
- 168 N. Morosawa, Y. Ohshima, M. Morooka, T. Arai and T. Sasaoka, *Journal of the Society for Information Display*, 2012, **20**, 47.
- 169 B. D. Yang, J. M. Oh, H. J. Kang, S. H. Park, C. S. Hwang, M. K. Ryu and J. E. Pi, *ETRI Journal*, 2013, **35**, 610–616.
- 170 B. Du Ahn, H. S. Shin, H. J. Kim, J. S. Park and J. K. Jeong, *Appl. Phys. Lett.*, 2008, **93**, 10–13.
- 171 A. Sato, K. Abe, R. Hayashi, H. Kumomi, K. Nomura, T. Kamiya, M. Hirano and H. Hosono, *Appl. Phys. Lett.*, 2009, 94, 10–13.
- 172 K.-S. Son, J.-S. Jung, K.-H. Lee, T.-S. Kim, J.-S. Park, Y.-H. Choi, K. Park, J.-Y. Kwon, B. Koo and S.-Y. Lee, *IEEE Electron Device Lett.*, 2010, **31**, 219–221.
- 173 N. Münzenrieder, C. Zysset, L. Petti, T. Kinkeldei, G. A.

Salvatore and G. Tröster, *Solid-State Electron.*, 2013, **84**, 198–204.

- 174 X. Li, D. Geng, M. Mativenga and J. Jang, *IEEE Electron* Device Lett., 2014, **35**, 461–463.
- 175 H. Lim, H. Yin, J.-S. Park, I. Song, C. Kim, J. Park, S. Kim, S.-W. Kim, C. B. Lee, Y. C. Kim, Y. S. Park and D. Kang, *Appl. Phys. Lett.*, 2008, **93**, 063505.
- 176 J. C. Park, S. I. Kim, C. J. Kim, S. Kim, D. H. Kim, I.-T. Cho and H.-I. Kwon, Japanese Journal of Applied Physics, 2010, 49, 100205.
- 177 C. Y. Jeong, J. I. Kim, J. H. Lee, J. G. Um, J. Jang and H. I. Kwon, *IEEE Electron Device Lett.*, 2015, **36**, 1332–1335.
- 178 S. H. Rha, J. Jung, Y. Jung, Y. J. Chung, U. K. Kim, E. S. Hwang, B. K. Park, T. J. Park, J. H. Choi and C. S. Hwang, *IEEE Trans. Electron Devices*, 2012, **59**, 3357–3363.
- 179 L. Petti, P. Aguirre, N. Münzenrieder, G. A. Salvatore, C. Zysset, A. Frutiger, L. Büthe, C. Vogt and G. Tröster, *Technical Digest - International Electron Devices Meeting*, *IEDM*, 2013, 296–299.
- 180 C.-S. Hwang, S.-H. K. Park, H. Oh, M.-K. Ryu, K.-I. Cho and S.-M. Yoon, *IEEE Electron Device Lett.*, 2014, **35**, 360–362.
- 181 H.-i. Yeom, G. Moon, Y. Nam, J.-b. Ko, S.-h. Lee, J. Choe, J. H. Choi, C.-s. Hwang and S.-h. K. Park, SID Symposium Digest of Technical Papers, 2016, 47, 820–822.
- 182 S. F. Nelson and L. W. Tutt, Device Research Conference -Conference Digest, DRC, 2013, **183503**, 169–170.
- 183 S. Ho Rha, J. Jung, Y. Soo Jung, Y. Jang Chung, U. Ki Kim, E. Suk Hwang, B. Keon Park, T. Joo Park, J. H. Choi and C. Seong Hwang, *Appl. Phys. Lett.*, 2012, **100**, 1–6.
- 184 S. Ho Rha, U. Ki Kim, J. Jung, E. Suk Hwang, S. Jun Lee, W. Jeon, Y. Woo Yoo, J.-H. Choi and C. Seong Hwang, Journal of Vacuum Science & Technology B: Microelectronics and Nanometer Structures, 2013, 31, 061205.
- 185 Y. Liu, H. Zhou, R. Cheng, W. Yu, Y. Huang and X. Duan, Nano Lett., 2014, 14, 1413–1418.
- 186 D. Luo, H. Xu, M. Zhao, M. Li, M. Xu, J. Zou, H. Tao, L. Wang and J. Peng, ACS Applied Materials & Interfaces, 2015, 7, 3633–3640.
- 187 E. N. Cho, J. H. Kang and I. Yun, Current Applied Physics, 2011, 11, 1015–1019.
- 188 N. Münzenrieder, G. A. Salvatore, L. Petti, C. Zysset, L. Büthe, C. Vogt, G. Cantarella and G. Tröster, *Applied Physics Letters*, 2014, **105**, 263504.
- 189 Y. Shimura, K. Nomura, H. Yanagi, T. Kamiya, M. Hirano and H. Hosono, *Thin Solid Films*, 2008, **516**, 5899–5902.
- 190 M. Rivas-Aguilar, N. Hernandez-Como, G. Gutierrez-Heredia, A. SÃanchez-MartÃ∎nez, M. M. Ramirez, I. Mejia and M. Quevedo-LÃşpez, *Current Applied Physics*, 2018, 18, 834 – 842.
- 191 Y.-S. No, J.-D. Yang, D.-H. Park, T.-W. Kim, J.-W. Choi and W.-K. Choi, *Journal of Sensor Science and Technology*, 2013, 22, 105–110.
- 192 Y. S. Park, K. H. Choi and H. K. Kim, *Journal of Physics D:* Applied Physics, 2009, **42**, year.

- 193 K.-H. Choi, H.-J. Nam, J.-A. Jeong, S.-W. Cho, H.-K. Kim, J.-W. Kang, D.-G. Kim and W.-J. Cho, *Applied Physics Letters*, 2008, **92**, 223302.
- 194 H.-K. Park, J.-A. Jeong, Y.-S. Park, S.-I. Na, D.-Y. Kim and H.-K. Kim, *Electrochemical and Solid-State Letters*, 2009, **12**, H309.
- 195 Y.-S. Park, H.-K. Park, J.-A. Jeong, H.-K. Kim, K.-H. Choi, S.-I. Na and D.-Y. Kim, *Journal of The Electrochemical Society*, 2009, **156**, H588.
- 196 J. Eun Lee, B. K. Sharma, S.-K. Lee, H. Jeon, B. Hee Hong, H.-J. Lee and J.-H. Ahn, *Applied Physics Letters*, 2013, 102, 113112.
- 197 L. Wang, Y. Sun, X. Zhang, L. Zhang, S. Zhang and M. Chan, Applied Physics Letters, 2017, **110**, 152105.
- 198 K.-H. Choi and H.-K. Kim, *Applied Physics Letters*, 2013, **102**, 052103.
- 199 M. Nag, S. Smout, A. Bhoolokam, R. Muller, M. Ameys, K. Myny, S. Schols, B. Cobb, A. Kumar, G. Gelinck, M. Murata, G. Groeseneken, P. Heremans and S. Steudel, *SID Symposium Digest of Technical Papers*, 2015, **46**, 1139–1142.
- 200 H. Jang, S. J. Lee, Y. Porte and J.-M. Myoung, *Semiconductor Science and Technology*, 2018, **33**, 035011.
- 201 J.-Y. Lee, S. T. Connor, Y. Cui and P. Peumans, *Nano Letters*, 2008, **8**, 689–692.
- 202 H.-C. Liu, Y.-C. Lai, C.-C. Lai, B.-S. Wu, H.-W. Zan, P. Yu, Y.-L. Chueh and C.-C. Tsai, ACS Applied Materials & Interfaces, 2015, 7, 232–240.
- 203 S. Lee, D. Jeong, M. Mativenga and J. Jang, Advanced Functional Materials, 2017, 27, 1700437.
- 204 S. Naghdi, K. Y. Rhee, D. Hui and S. J. Park, *Coatings*, 2018, **8**, year.
- 205 M. T. Aguilar-Gama, E. Ramírez-Morales,
  Z. Montiel-González, a. Mendoza-Galván, M. Sotelo-Lerma,
  P. K. Nair and H. Hu, J. Mater. Sci.: Mater. Electron., 2015,
  26, 5546–5552.
- 206 K.-C. Ok, S.-H. Ko Park, C.-S. Hwang, H. Kim, H. Soo Shin, J. Bae and J.-S. Park, *Appl. Phys. Lett.*, 2014, **104**, 063508.
- 207 K.-L. Han, K.-C. Ok, H.-S. Cho, S. Oh and J.-S. Park, Appl. Phys. Lett., 2017, 111, 063502.
- 208 H.-w. Jang, H.-R. Kim, J.-h. Yang, C.-w. Byun, C.-s. Kang, S. Kim and S.-m. Yoon, *Japanese Journal of Applied Physics*, 2018, **57**, 090313.
- 209 K.-C. Ok, S. Oh, H.-J. Jeong, J. U. Bae and J.-S. Park, *IEEE Electron Device Lett.*, 2015, **36**, 917–919.
- 210 A. de Jamblinne de Meux, G. Pourtois, J. Genoe and P. Heremans, *Phys. Rev. Appl*, 2018, **9**, 054039.
- 211 Jianke Yao, Ningsheng Xu, Shaozhi Deng, Jun Chen, Juncong She, H. D. Shieh, Po-Tsun Liu and Yi-Pai Huang, *IEEE Trans. Electron Devices*, 2011, **58**, 1121–1126.
- 212 T. Kamiya, K. Nomura, M. Hirano and H. Hosono, *Physica Status Solidi (C) Current Topics in Solid State Physics*, 2008, 5, 3098–3100.
- 213 K. Nomura, T. Kamiya and H. Hosono, *Journal of the Society for Information Display*, 2010, **18**, 789.

- 214 J. H. Jeong, H. W. Yang, J.-S. Park, J. K. Jeong, Y.-G. Mo, H. D. Kim, J. Song and C. S. Hwang, *Electrochem. Solid-State Lett.*, 2008, **11**, H157.
- 215 M. P. Hung, D. Wang, J. Jiang and M. Furuta, Idw'13, 2013, pp. 1–4.
- 216 A. de Jamblinne de Meux, A. Bhoolokam, G. Pourtois, J. Genoe and P. Heremans, *physica status solidi (a)*, 2017, 214, 1600889.
- 217 H.-K. Noh, K. J. Chang, B. Ryu and W.-J. Lee, *Phys. Rev. B*, 2011, **84**, 115205.
- 218 J. Chen, L. Wang and X. Su, Vacuum, 2012, 86, 1313-1317.
- 219 H. Q. Chiang, B. R. McFarlane, D. Hong, R. E. Presley and J. F. Wager, J. Non-Cryst. Solids, 2008, **354**, 2826–2830.
- 220 A. Suresh, P. Gollakota, P. Wellenius, A. Dhawan and J. F. Muth, *Thin Solid Films*, 2008, **516**, 1326–1329.
- P. Barquinha, A. Vila, G. Gonçalves, L. Pereira, R. Martins,
   J. Morante and E. Fortunate, *Physica Status Solidi (A) Applications and Materials Science*, 2008, **205**, 1905–1909.
- 222 K. H. Ji, J.-I. Kim, H. Y. Jung, S. Y. Park, R. Choi, U. K. Kim, C. S. Hwang, D. Lee, H. Hwang and J. K. Jeong, *Appl. Phys. Lett.*, 2011, **98**, 103509.
- 223 T. L. Alford, M. J. Gadre and R. N. P. Vemuri, *JOM*, 2013, 65, 519–524.
- 224 C. Liu, M. Wei, Z. Jia, Y. F. Deng, H. Liu and H. Deng, J. Mater. Sci.: Mater. Electron., 2014, 25, 5535–5539.
- 225 W. Körner, D. F. Urban and C. Elsässer, J. Appl. Phys., 2013, 114, 163704.
- 226 W. H. Han and K. J. Chang, Phys. Rev. Appl, 2016, 6, 1-9.
- 227 H.-H. Hsieh, T. Kamiya, K. Nomura, H. Hosono and C.-C. Wu, *Appl. Phys. Lett.*, 2008, **92**, 133503.
- 228 K. Nomura, T. Kamiya and H. Hosono, *ECS Journal of Solid* State Science and Technology, 2013, **2**, P5–P8.
- 229 Y. Hanyu, K. Domen, K. Nomura, H. Hiramatsu, H. Kumomi, H. Hosono and T. Kamiya, *Appl. Phys. Lett.*, 2013, 103, 202114.
- 230 K. Nomura, T. Kamiya, H. Ohta, M. Hirano and H. Hosono, *Appl. Phys. Lett.*, 2008, **93**, 9–11.
- 231 Y. Nam, H.-O. Kim, S. H. Cho and S.-H. Ko Park, *RSC Adv.*, 2018, **8**, 5622–5628.
- 232 T. Kamiya, K. Nomura and H. Hosono, J. Disp. Technol., 2009, 5, 273–288.
- 233 A. Janotti and C. G. Van De Walle, *Nat. Mater.*, 2007, 6, 44–47.
- 234 H.-K. Noh, J.-S. Park and K. J. Chang, J. Appl. Phys., 2013, 113, 063712.
- 235 T. Toda, Deapeng Wang, Jingxin Jiang, Mai Phi Hung and M. Furuta, *IEEE Trans. Electron Devices*, 2014, **61**, 3762–3767.
- 236 S. Zafar, A. Callegari, E. Gusev and M. V. Fischetti, J. Appl. *Phys.*, 2003, **93**, 9298–9303.
- 237 J. Lee, J.-S. Park, Y. S. Pyo, D. B. Lee, E. H. Kim, D. Stryakhilev, T. W. Kim, D. U. Jin and Y.-G. Mo, *Appl. Phys. Lett.*, 2009, **95**, 123502.
- 238 Y. S. Jung, K. H. Lee, W. J. Kim, W. J. Lee, H. W. Choi and

K. H. Kim, Ceram. Int., 2012, 38, S601–S604.

- 239 T. H. Ning, J. Appl. Phys., 1978, 49, 5997-6003.
- 240 M. Itsumi, J. Appl. Phys., 1983, 54, 1930-1936.
- 241 S. K. Lee, S. B. Lee, S. Y. Park, Y. S. Yi and C. W. Ahn, *Phys. Rev. Lett.*, 2009, **103**, 4–7.
- 242 Y. R. Liu, H. Huang, P. T. Lai, W. J. Wu and R. S. Chen, Journal of Physics Communications, 2017, 1, 035003.
- 243 N. Kumar, M. Sutradhar, J. Kumar and S. Panda, Semicond. Sci. Technol., 2017, **32**, 035013.
- 244 C. Ha, H.-j. Lee, J.-w. Kwon, S.-y. Seok, C.-I. Ryoo, K.-y. Yun, B.-c. Kim, W.-s. Shin and S.-y. Cha, SID Symposium Digest of Technical Papers, 2015, 46, 1020–1022.
- 245 J. K. Jeong, J. H. Jeong, H. W. Yang, T. K. Ahn, M. Kim, K. S. Kim, B. S. Gu, H.-J. Chung, J.-S. Park, Y.-G. Mo, H. D. Kim and H. K. Chung, *Journal of the Society for Information Display*, 2009, **17**, 95.
- 246 M. P. Hung, D. Wang, T. Toda, J. Jiang and M. Furuta, *Imid* 2014 Digest, 2014, **13**, 2014.
- 247 S. H. Ryu, Y. C. Park, M. Mativenga, D. H. Kang and J. Jang, *ECS Solid State Letters*, 2012, **1**, Q17–Q19.
- 248 S.-Y. Hong, H.-J. Kim, D.-H. Kim, H.-Y. Jeong, S.-H. Song, I.-T. Cho, J. Noh, P. S. Yun, S.-W. Lee, K.-S. Park, S. Yoon, I. B. Kang and H.-I. Kwon, *Scientific Reports*, 2019, 9, year.
- 249 J. K. Jeong, H. J. Chung, Y. G. Mo and H. D. Kim, *Information Display*, 2008, **24**, 20–23.
- 250 R. B. M. Cross and M. M. De Souza, 2007 IEEE International Reliability Physics Symposium Proceedings. 45th Annual, 2007, pp. 467–471.
- 251 M. Fujii, H. Yano, T. Hatayama, Y. Uraoka, T. Fuyuki, J. S. Jung and J. Y. Kwon, *Japanese Journal of Applied Physics*, 2008, **47**, 6236–6240.
- 252 M. E. Lopes, H. L. Gomes, M. C. Medeiros, P. Barquinha, L. Pereira, E. Fortunato, R. Martins and I. Ferreira, *Appl. Phys. Lett.*, 2009, **95**, 93–96.
- 253 J. Triska, J. F. Conley, R. Presley and J. F. Wager, *IEEE International Integrated Reliability Workshop Final Report*, 2009, **1**, 86–89.
- 254 S.-J. Seo, C. G. Choi, Y. H. Hwang and B.-S. Bae, *J. Phys. D: Appl. Phys.*, 2009, **42**, 035106.
- 255 K. Nomura, T. Kamiya, M. Hirano and H. Hosono, *Appl. Phys. Lett.*, 2009, **95**, 2009–2011.
- 256 K. Hoshino, D. Hong, H. Q. Chiang and J. F. Wager, *IEEE Trans. Electron Devices*, 2009, **56**, 1365–1370.
- 257 T. Riedl, P. Görrn, P. Hölzer and W. Kowalsky, *Physica Status* Solidi - Rapid Research Letters, 2007, **1**, 175–177.
- 258 M. J. Powell, C. van Berkel, I. D. French and D. H. Nicholls, *Appl. Phys. Lett.*, 1987, **51**, 1242–1244.
- 259 M. Powell, IEEE Trans. Electron Devices, 1989, 36, 2753–2763.
- 260 D. Kang, H. Lim, C. Kim, I. Song, J. Park, Y. Park and J. Chung, *Appl. Phys. Lett.*, 2007, **90**, 192101.
- 261 J.-S. Park, J. K. Jeong, H.-J. Chung, Y.-G. Mo and H. D. Kim, *Appl. Phys. Lett.*, 2008, **92**, 072104.
- 262 T. Arai, N. Morosawa, K. Tokunaga, Y. Terai, E. Fukumoto,

T. Fujimori, T. Nakayama, T. Sasaoka and T. Yamaguchi, *SID Symposium Digest of Technical Papers*, 2010, **41**, 1033.

- 263 H.-S. Seo, J.-U. Bae, D.-H. Kim, Y. Park, C.-D. Kim, I. B. Kang, I.-J. Chung, J.-H. Choi and J.-M. Myoung, *Electrochem. Solid-State Lett.*, 2009, **12**, H348.
- 264 a. Suresh and J. F. Muth, Appl. Phys. Lett., 2008, 92, 3-5.
- 265 J.-Y. Kwon, K. S. Son, J. S. Jung, K.-H. Lee, J. S. Park, T. S. Kim, K. H. Ji, R. Choi, J. K. Jeong, B. Koo and S. Lee, *Electrochem. Solid-State Lett.*, 2010, 13, H213.
- 266 J. H. Shin, J. S. Lee, C. S. Hwang, S. H. K. Park, W. S. Cheong, M. Ryu, C. W. Byun, J. I. Lee and H. Y. Chu, *ETRI Journal*, 2009, **31**, 62–63.
- 267 K. H. Lee, J. S. Jung, K. S. Son, J. S. Park, T. S. Kim, R. Choi, J. K. Jeong, J. Y. Kwon, B. Koo and S. Lee, *Appl. Phys. Lett.*, 2009, **95**, 8–11.
- 268 M. D. H. Chowdhury, S. H. Ryu, P. Migliorato and J. Jang, J. Appl. Phys., 2011, 110, 114503.
- 269 S.-Y. Na, Y.-M. Kim, D.-J. Yoon and S.-M. Yoon, J. Phys. D: Appl. Phys., 2017, 50, 495109.
- 270 M. Kimura, T. Nakanishi, K. Nomura, T. Kamiya and H. Hosono, *Appl. Phys. Lett.*, 2008, **92**, 3–5.
- 271 S. Oh, J.-h. Baeck, D. Lee, T. Park, H. S. Shin, J. U. Bae, K.-S. Park and I. Kang, SID Symposium Digest of Technical Papers, 2015, 46, 1143–1146.
- 272 E. C. Tubb, The mechanical monarch, Ace Books, Inc., 1958.
- 273 A. C. Clarke, 2001: A Space Odyssey, Hutchinson, 1968.
- 274 L. Niven, A World Out of Time, Holt, Rinehart and Winston, 1976.
- 275 L. Niven, The California Voodoo Game, Del Rey Books, 1992.
- 276 W. Gibson, Count Zero, Harper Voyager, 1995.
- 277 R. A. Street, *Technology and applications of amorphous silicon*, Springer, 2000.
- 278 K. H. Cherenack, A. Z. Kattamis, B. Hekmatshoar, J. C. Sturm and S. Wagner, *IEEE Electron Device Lett.*, 2007, 28, 1004–1006.
- 279 S. D. Brotherton, Semicond. Sci. Technol., 1995, 10, 721–738.
- 280 a. Pecora, L. Maiolo, M. Cuscunà, D. Simeone, A. Minotti, L. Mariucci and G. Fortunato, *Solid-State Electron.*, 2008, 52, 348–352.
- 281 S. K. Gupta, P. Jha, A. Singh, M. M. Chehimi and D. K. Aswal, J. Mater. Chem. C, 2015, 3, 8468–8479.
- 282 A. Facchetti, Mater. Today, 2007, 10, 28-37.
- 283 J.-J. Kim, M.-K. Han and Y.-Y. Noh, Semicond. Sci. Technol., 2011, 26, 030301.
- 284 S. C. Kim and Y. H. Kim, Curr. Appl Phys., 2013, 13, S14–S25.
- 285 G. A. Salvatore, N. Münzenrieder, T. Kinkeldei, L. Petti, C. Zysset, I. Strebel, L. Büthe and G. Tröster, *Nature Communications*, 2014, 5, 2982.
- 286 D. Karnaushenko, N. Münzenrieder, D. D. Karnaushenko, B. Koch, A. K. Meyer, S. Baunack, L. Petti, G. Tröster, D. Makarov and O. G. Schmidt, *Adv. Mater.*, 2015, 27, 6797–6805.
- 287 J. Viventi, D.-H. Kim, L. Vigeland, E. S. Frechette, J. A.

24 | Journal Name, [year], [**vol.]**, 1–27

Blanco, Y.-S. Kim, A. E. Avrin, V. R. Tiruvadi, S.-W. Hwang, A. C. Vanleer, D. F. Wulsin, K. Davis, C. E. Gelber, L. Palmer, J. Van der Spiegel, J. Wu, J. Xiao, Y. Huang, D. Contreras, J. A. Rogers and B. Litt, *Nat. Neurosci.*, 2011, 14, 1599–1605.

- 288 D.-H. Kim, J. Viventi, J. J. Amsden, J. Xiao, L. Vigeland, Y.-S. Kim, J. A. Blanco, B. Panilaitis, E. S. Frechette, D. Contreras, D. L. Kaplan, F. G. Omenetto, Y. Huang, K.-C. Hwang, M. R. Zakin, B. Litt and J. A. Rogers, *Nat. Mater.*, 2010, 9, 511–517.
- 289 D. Makarov, M. Melzer, D. Karnaushenko and O. G. Schmidt, *Applied Physics Reviews*, 2016, **3**, 011101.
- 290 M. Lee, C.-Y. Chen, S. Wang, S. N. Cha, Y. J. Park, J. M. Kim, L.-J. Chou and Z. L. Wang, *Adv. Mater.*, 2012, 24, 1759–1764.
- 291 G. Park, H.-J. Chung, K. Kim, S. A. Lim, J. Kim, Y.-S. Kim, Y. Liu, W.-H. Yeo, R.-H. Kim, S. S. Kim, J.-S. Kim, Y. H. Jung, T.-i. Kim, C. Yee, J. A. Rogers and K.-M. Lee, *Adv. Healthcare Mater.*, 2014, 3, 515–525.
- 292 A. Charlton, *These flexible displays show us the future of folding tech*, 2018, Available at https://www.gearbrain.com/royole-flexible-display-ifa-2018-26006949 Accessed 21 Feb 2019.
- 293 CES 2018: LG Display shows off large rollable TV screen, 2018, Available at https://www.bbc.co.uk/news/av/technology-42600884/ces-2018-lg-di -off-large-rollable-tv-screen, Accessed 21 Fe b 2019.
- 294 A. Garcia and H. Kelly, *Rollable TVs and butler robots: Gadgets that caught our eye at CES 2019*, 2019, Available at https://edition.cnn.com/2019/01/09/tech/ces-2019-coolest-gadgets/i Accessed 22 Feb 2019.
- 295 M. Kan and Michael, *First Look: LG's Rollable Display May Be the Future of TVs*, 2018.
- 296 D. Katzmaier, CES 2019 TV roundup: Huge 8K screens and insane roll-up OLEDs, 2019, Available at https://www.cnet.com/news/ces-2019-tvs-8k-screens-and-insane-roll-u--microled-lg-samsung/, Accessed 20 Feb 2019.
- 297 A. Lowe, Samsung flexible-OLED now officially trademarked as 'YOUM', 2012, Available at https://hexus.net/tech/news/monitors/37585-samsung-flexible-oled-r -trademarked-youm/, Accessed 20 Feb 2019.
- 298 P. Drzaic, B. Comiskey, J. D. Albert, L. Zhang, A. Loxley, R. Feeney and J. Jacobson, *SID Symposium Digest of Technical Papers*, 1998, **29**, 1131.
- 299 H.-j. Ni, J.-g. Liu, Z.-h. Wang and S.-y. Yang, J. Ind. Eng. Chem., 2015, 28, 16–27.
- 300 C.-W. Chien, C.-H. Wu, Y.-T. Tsai, Y.-C. Kung, C.-Y. Lin, P.-C. Hsu, H.-H. Hsieh, C.-C. Wu, Y.-H. Yeh, C.-M. Leu and T.-M. Lee, *IEEE Trans. Electron Devices*, 2011, **58**, 1440–1446.
- 301 I. Ferreira, B. Brás, J. I. Martins, N. Correia, P. Barquinha, E. Fortunato and R. Martins, *Electrochim. Acta*, 2011, 56, 1099–1105.
- 302 R. Martins, I. Ferreira and E. Fortunato, *physica status solidi* (*RRL*) *Rapid Research Letters*, 2011, **5**, 332–335.

- 303 M. Smeets, K. Wilken, K. Bittkau, H. Aguas, L. Pereira, E. Fortunato, R. Martins and V. Smirnov, physica status solidi (a), 2017, **214**, 1700070.
- 304 T. Afentakis, M. K. Hatalis, A. T. Voutsas and J. W. Hartzell, Proceedings of SPIE, 2003, p. 187.
- 305 S. A. Khan, P.-C. Kuo, A. Jamshidi-Roudbari and M. Hatalis, 68th Device Research Conference, 2010, pp. 119–120.
- 306 S. A. Khan, PhD thesis, Lehigh University, 2012.
- 307 Corning Willow Glass Laminates Flexible, Bendable Glass, Available at https://www.corning.com/emea/en/innovation/corning-emerging-ini2009tia92/207hi329. -willow-glass.html, Accessed 10 Jan 2019.
- 308 S. K. Lee and C. W. Ahn, Sci. Rep., 2014, 4, 4200.
- 309 M.-K. Dai, J.-T. Lian, T.-Y. Lin and Y.-F. Chen, J. Mater. Chem. C, 2013, 1, 5064.
- 310 Y. H. Zhang, Z. X. Mei, H. L. Liang and X. L. Du, Chin. Phys. *B*, 2017, **26**, 0–17.
- 311 P. Heremans, A. K. Tripathi, A. de Jamblinne de Meux, E. C. P. Smits, B. Hou, G. Pourtois and G. H. Gelinck, Adv. Mater., 2016, 28, 4266-4282.
- 312 A. K. Tripathi, K. Myny, B. Hou, K. Wezenberg and G. H. Gelinck, IEEE Trans. Electron Devices, 2015, 62, 4063–4068.
- 313 K. Fukuda, K. Hikichi, T. Sekine, Y. Takeda, T. Minamiki, D. Kumaki and S. Tokito, Sci. Rep., 2013, 3, 2048.
- 314 D. Gamota, M. Joyce, A. Schaller and J. Zhang, iNEMI Roadmap 2015, IDTechEx, 2015, ch. Large Area.
- 315 K. Ghaffarzadeh and R. Das, Metal Oxide TFT Backplanes for Displays 2014-2024: Technologies, Forecasts, Players, Idtechex technical report, 2014.
- 316 X. Yu, T. J. Marks and A. Facchetti, Nat. Mater., 2016, 15, 383-396.
- 317 T. Kamiya and H. Hosono, NPG Asia Materials, 2010, 2, 15-22.
- 318 S. Lee, S. Jeon, R. Chaji and A. Nathan, Proc. IEEE, 2015, 103, 644-664.
- 319 A. Nathan, S. Lee, S. Jeon and J. Robertson, IEEE/OSA J. Display Technol., 2014, 10, 917-927.
- 320 H. N. Lee, J. W. Kyung, S. K. Kang, D. Kim, S. Sung, M.C. and. Kim, C. N. Kim, H. Kim and S. T. Kim, Proc. IDW2006, 2006, 663-666.
- 321 H.-n. Lee, J. Kyung, S. K. Kang, D. Y. Kim, M.-c. Sung, S.-J. Kim, C. N. Kim, H. G. Kim and S.-t. Kim, SID Symposium Digest of Technical Papers, 2007, 38, 1826-1829.
- 322 T. Kawamura, H. Uchiyama, S. Saito, H. Wakana, T. Mine, M. Hatano, K. Torii and T. Onai, Technical Digest -International Electron Devices Meeting, IEDM, 2008, 2-5.
- 323 H.-H. Lu, H.-C. Ting, T.-H. Shih, C.-Y. Chen, C.-S. Chuang and Y. Lin, SID Symposium Digest of Technical Papers, 2010, **41**, 1136.
- 324 Sharp Begins Production of World's First LCD Panels Incorporating IGZO Oxide Semiconductors, 2012, Available at http://www.sharp-world.com/corporate/news/120413.html, Accessed 5 March 2019.
- 325 Y. Lee, J.-Y. Kwak, H. Park and K. Lee, Portable electronic

device, 2018.

- 326 J. Purcher, The U.S. Patent Office Granted Samsung 180 Patents Yesterday covering a Folding Phone, a Transparent Phone Display & more, 2018, Available at https://www.patentlymobile.com/2018/05/the-us-patent-office-granter -patents-yesterday-covering-a-folding-phone-a-transparent-phone-displ Accessed 21 Feb 2019.
- 327 J. Lee, S. Choi, S. K. Kim, S. J. Choi, D. H. Kim, J. Park and D. M. Kim, IEEE Electron Device Lett., 2015, 36, 1047–1049.
- 328 Hai-Jung In and Oh-Kyong Kwon, IEEE Electron Device Lett.,
- - 329 J. F. Wager, Science, 2003, 300, 1245-1246.
  - 330 A Day Made of Glass... Made possible by Corning, 2011, Available at https://youtu.be/6Cf7IL\_eZ38, Accessed 14 Jan 2019.
  - 331 NanoMarkets, Smart Windows Markets: 2012-2021, NanoMarkets, LC Technical Report March, 2012.
  - 332 L. Raniero, L. Pereira, S. Zhang, I. Ferreira, H. Águas, E. Fortunato and R. Martins, J. Non-Cryst. Solids, 2004, 338-340, 206-210.
  - 333 E. Fortunato, A. Pimentel, L. Pereira, A. Gonçalves, G. Lavareda, H. Águas, I. Ferreira, C. Carvalho and R. Martins, J. Non-Cryst. Solids, 2004, 338-340, 806-809.
  - 334 A. Olziersky, P. Barquinha, A. Vilà, C. Magaña, E. Fortunato, J. Morante and R. Martins, Mater. Chem. Phys., 2011, 131, 512-518.
  - 335 R. Chaji and A. Nathan, Thin Film Transistor Circuits and Systems, Cambridge University Press, Cambridge, 2013, vol. 9781107012, pp. 1-169.
  - 336 K. Feige and J. Theroux, Iron Man 2, Marvel Entertainment, LLC, 2010.
  - 337 R. Presley, D. Hong, H. Chiang, C. Hung, R. Hoffman and J. Wager, Solid-State Electron., 2006, 50, 500–503.
  - 338 M. Ofuji, K. Abe, H. Shimizu, N. Kaji, R. Hayashi, M. Sano, H. Kumomi, K. Nomura, T. Kamiya and H. Hosono, IEEE Electron Device Lett., 2007, 28, 273-275.
  - 339 K. Hiranaka, T. Yamaguchi and S. Yanagisawa, IEEE Electron Device Lett., 1984, 5, 224–225.
  - 340 W. Fix, A. Ullmann, J. Ficker and W. Clemens, Appl. Phys. Lett., 2002, 81, 1735-1737.
  - 341 B. Kim, S. C. Choi, S. Y. Lee, S. H. Kuk, Y. H. Jang, C. D. Kim and M. K. Han, IEEE Electron Device Lett., 2011, 32, 1092-1094.
  - 342 J. W. Lee, S. Y. Kim, S. O. Kim, H. S. Oh, J. E. Pi, C. S. Hwang and K. C. Park, Journal of Information Display, 2014, 15, 207-212.
  - 343 H.-H. Hsieh, C.-H. Wu, C.-C. Wu, Y.-H. Yeh, H.-L. Tyan and C.-M. Leu, SID Symposium Digest of Technical Papers, 2008, **39**, 1207–1210.
  - 344 A. Isobe, H. Tamura, K. Kato, T. Ohmaru, W. Uesugi, T. Ishizu, T. Onuki, K. Ohshima, T. Matsuzaki, A. Hirose, Y. Suzuki, N. Tsutsui, T. Atsumi, Y. Shionoiri, G. Goto, J. Koyama, M. Fujita and S. Yamazaki, 2014 Symposium on VLSI Circuits Digest of Technical Papers, 2014, pp. 1–2.

- 345 H. Tamura, K. Kato, T. Ishizu, W. Uesugi, A. Isobe, N. Tsutsui, Y. Suzuki, Y. Okazaki, Y. Maehashi, J. Koyama, Y. Yamamoto, S. Yamazaki, M. Fujita, J. Myers and P. Korpinen, IEEE Micro, 2014, 34, 42-53.
- 346 T. Onuki, W. Uesugi, H. Tamura, A. Isobe, Y. Ando, S. Okamoto, K. Kato, T. R. Yew, Chen Bin Lin, J. Y. Wu, Chi Chang Shuai, Shao Hui Wu, J. Myers, K. Doppler, M. Fujita and S. Yamazaki, 2016 IEEE Symposium on VLSI Circuits (VLSI-Circuits), 2016, pp. 1-2.
- 347 \$0.01 Flexible Plastic ARM Processor by PragmatIC âĂŞ ARMdevices.net, 2017, Available at http://armdevices.net/2017/05/21/0-01-flexible-plastic-arm-process@hys. Lett., 2013, 102, 092109. -by-pragmatic/, Accessed 21 Feb 2019.
- 348 Cnxsoft, PragmatIC Manufactures Ultra Thin and Flexible Plastic Electronics Circuit, Plastic ARM Cortex MO MCU Coming Soon, 2017, Available at 12.4.1-12.4.4. https://www.cnx-software.com/2017/05/22/pragmatic-manufactores.uzharthiny.and B. Zhang, H. Wang, Q. Xin and A. Song, Nat. -flexible-plastic-electronics-circuit-plastic-arm-cortex-m0-mcu-coming-commun., 2015, 6, 1-7. Accessed 21 Feb 2019. 370 T. Sugimura, T. Tsuzuku, Y. Kasai, K. Iiyama and
- 349 M. Mativenga, D. Geng, B. Kim and J. Jang, ACS Applied Materials & Interfaces, 2015, 7, 1578-1585.
- 350 Y. Su, Z. Liu, S. Wang, R. Ghaffari, D. H. Kim, K. C. Hwang, J. A. Rogers and Y. Huang, Int. J. Solids Struct., 2014, 51, 1555-1561.
- 351 S. Bauer, Nat. Mater., 2013, 12, 871-872.
- 352 S. Shah, J. Smith, J. Stowell and J. Blain Christen, Sens. Actuators, B, 2015, 210, 197-203.
- 353 W. Honda, S. Harada, S. Ishida, T. Arie, S. Akita and K. Takei, Adv. Mater., 2015, 27, 4674-4680.
- 354 H. Jeong, C. S. Kong, S. W. Chang, K. S. Park, S. G. Lee, Y. M. Ha and J. Jang, IEEE Electron Device Lett., 2013, 34, 1569-1571.
- 355 A. Rahaman, M. M. Hasan, Y. Chen, J. G. Um, M. M. Billah and J. Jang, International Display Workshop 17, 2017, pp. 1322-1325.
- 356 N. Liu, L. Q. Zhu, P. Feng, C. J. Wan, Y. H. Liu, Y. Shi and Q. Wan, Sci. Rep., 2016, 5, 18082.
- 357 S. Liang, J. Zhu, C. Wang, S. Yu, H. Bi, X. Liu and X. Wang, Appl. Surf. Sci., 2014, 292, 278-284.
- 358 M.-J. Spijkman, K. Myny, E. C. P. Smits, P. Heremans, P. W. M. Blom and D. M. de Leeuw, Adv. Mater., 2011, 23, 3231-3242.
- 359 K.-L. Chen, G.-J. Jiang, K.-W. Chang, J.-H. Chen and C.-H. Wu, Anal. Chem. Res., 2015, 4, 8-12.
- 360 C. Wang, L. Yin, L. Zhang, D. Xiang and R. Gao, Sensors, 2010, 10, 2088-2106.
- 361 S. Knobelspies, B. Bierer, A. Daus, A. Takabayashi, G. Salvatore, G. Cantarella, A. Ortiz Perez, J. Wöllenstein, S. Palzer and G. Tröster, Sensors, 2018, 18, 358.
- 362 J. Y. Hwang, M. T. Hong, E. J. Yun and B. S. Bae, Journal of Information Display, 2016, 17, 79-85.
- 363 I. H. Kanga, Y. L. Hana, S. H. Hwanga, Y. J. Baekb and B. S. Baea, Abstract available at http://ma.ecsdl.org/content/MA2018-02/36/1229.abstract.

- 364 K. Myny, B. Cobb, J. L. Van Der Steen, A. K. Tripathi, J. Genoe, G. Gelinck and P. Heremans, Digest of Technical Papers - IEEE International Solid-State Circuits Conference, 2015, 58, 294-295.
- 365 N. Münzenrieder, G. Cantarella, C. Vogt, L. Petti, L. Büthe, G. A. Salvatore, Y. Fang, R. Andri, Y. Lam, R. Libanori, D. Widner, A. R. Studart and G. Tröster, Advanced Electronic Materials, 2015, 1, year.
- 366 F. L. Schein, M. Winter, T. Böntgen, H. Von Wenckstern and M. Grundmann, Appl. Phys. Lett., 2014, 104, 2-6.
- 367 F.-L. Schein, H. von Wenckstern and M. Grundmann, Appl.
- 368 A. Chasin, S. Steudel, F. Vanaverbeke, K. Myny, M. Nag, T. H. Ke, S. Schols, G. Gielen, J. Genoe and P. Heremans, Technical Digest - International Electron Devices Meeting, IEDM, 2012,
- - S. Takamiya, Japanese Journal of Applied Physics, 2000, 39, 4521-4522.
  - 371 S. Grover and G. Moddel, IEEE J. Photovolt., 2011, 1, 78-83.
  - 372 A. C. Fryer, PhD thesis, University of Manchester, 2013.
  - 373 A. C. Fryer, A. J. Flewitt and C. Ramsdale, 2013 13th IEEE International Conference on Nanotechnology (IEEE-NANO 2013), 2013, pp. 713-716.
  - 374 Y. Kimura, Y. Sun, T. Maemoto, S. Sasa, S. Kasai and M. Inoue, Japanese Journal of Applied Physics, 2013, 52, 1–4.
  - 375 W. C. Chen, P. C. Hsu, C. W. Chien, K. M. Chang, C. J. Hsu, C. H. Chang, W. K. Lee, W. F. Chou, H. H. Hsieh and C. C. Wu, J. Phys. D: Appl. Phys., 2014, 47, year.
  - 376 A. Chasin, M. Nag, A. Bhoolokam, K. Myny, S. Steudel, S. Schols, J. Genoe, G. Gielen and P. Heremans, IEEE Trans. Electron Devices, 2013, 60, 3407-3412.
  - 377 T. Kawamura, H. Wakana, K. Fujii, H. Ozaki, K. Watanabe, T. Yamazoe, H. Uchiyama and K. Torii, IEEE Trans. Electron Devices, 2012, 59, 3002-3008.
  - 378 A. Suresh, S. Novak, P. Wellenius, V. Misra and J. F. Muth, Appl. Phys. Lett., 2009, 94, 2009–2012.
  - 379 W. P. Zhang, S. B. Qian, W. J. Liu, S. J. Ding and D. W. Zhang, IEEE Electron Device Lett., 2015, 36, 1021-1023.
  - 380 A. Van Breemen, B. Kam, B. Cobb, F. G. Rodriguez, G. Van Heck, K. Myny, A. Marrani, V. Vinciguerra and G. Gelinck, Organic Electronics: physics, materials, applications, 2013, 14, 1966-1971.
  - 381 J. Rosa, A. Kiazadeh, L. Santos, J. Deuermeier, R. Martins, H. L. Gomes and E. Fortunato, ACS Omega, 2017, 2, 8366-8372.
  - 382 H.-S. P. Wong, H.-Y. Lee, S. Yu, Y.-S. Chen, Y. Wu, P.-S. Chen, B. Lee, F. T. Chen and M.-J. Tsai, Proc. IEEE, 2012, 100, 1951-1970.
  - 383 C. Zhao, C. Zhao, S. Taylor and P. Chalker, Materials, 2014, 7, 5117-5145.
  - 384 J. Meena, S. Sze, U. Chand and T.-Y. Tseng, Nanoscale Res.

Lett., 2014, 9, 526.

- 385 D. Sacchetto, G. De Micheli and Y. Leblebici, *Proc. IEEE*, 2012, **100**, 2008–2020.
- 386 V. Mladenov, Electronics, 2018, 7, 289.
- 387 H. Ozaki, T. Kawamura, H. Wakana, T. Yamazoe and H. Uchiyama, 2011 Symposium on VLSI Circuits - Digest of Technical Papers, 2011, 432, 54–55.
- 388 M. Bohm, A. Ullmann, D. Zipperer, A. Knobloch, W. H. Glauert and W. Fix, 2006 IEEE International Solid State Circuits Conference - Digest of Technical Papers, 2006, pp. 1034–1041.
- 389 R. Blache, J. Krumm and W. Fix, Digest of Technical Papers - IEEE International Solid-State Circuits Conference, 2009,

208–210.

- 390 K. Myny, M. J. Beenhakkers, N. A. J. M. Van Aerle, G. H. Gelinck, J. Genoe, W. Dehaene and P. Heremans, *Digest* of *Technical Papers - IEEE International Solid-State Circuits Conference*, 2010, 53, 140–141.
- 391 H. Ozaki, T. Kawamura, H. Wakana, T. Yamazoe and H. Uchiyama, *IEICE Electronics Express*, 2011, **8**, 225–231.
- 392 K. Myny, A. K. Tripathi, J.-L. van der Steen and B. Cobb, *IEEE Commun. Mag.*, 2015, **53**, 182–189.
- 393 M. H. Hung, C. H. Chen, Y. C. Lai, K. W. Tung, W. T. Lin, H. H. Wang, F. J. Chan, C. C. Cheng, C. T. Chuang, Y. S. Huang, C. N. Yeh, C. Y. Liu, J. P. Tseng, M. F. Chiang and Y. C. Lin, 2017 IEEE International Conference on RFID, RFID 2017, 2017, 193–197.