

Received 23 June 2023, accepted 23 July 2023, date of publication 28 August 2023, date of current version 19 November 2024. Digital Object Identifier 10.1109/ACCESS.2023.3309295

# **STANDARDS**

# A Switch-Mode and Waveform Shaping Inverter With an Intrinsically Adjustable Nonlinear Output Capacitance

ALI LOTFI<sup>D1</sup>, MAHMOUD SHAHBAZI<sup>D2</sup>, (Senior Member, IEEE),

WALID ISSA<sup>®3</sup>, (Senior Member, IEEE), PATRICK WHEELER<sup>®4</sup>, (Fellow, IEEE), HIROO SEKIYA<sup>5</sup>, (Senior Member, IEEE), MARIAN K. KAZIMIERCZUK<sup>106</sup>, (Life Fellow, IEEE), AND FREDE BLAABJERG<sup>107</sup>, (Fellow, IEEE) <sup>1</sup>Department of Electrical Engineering, Sharif University of Technology, Tehran 11155-9517, Iran

<sup>2</sup>Department of Engineering, Durham University, DH1 3LE Durham, U.K.

<sup>3</sup>Department of Engineering, Mathematics and Physics, Sheffield Hallam University, S1 1WB Sheffield, U.K.

<sup>4</sup>Power Electronics, Machine and Control (PEMC) Research Group, University of Nottingham, NG7 2RD Nottingham, U.K.

<sup>5</sup>Graduate School of Engineering, Chiba University, Chiba 263-8522, Japan

<sup>6</sup>Department of Electrical Engineering, Wright State University, Dayton, OH 45435, USA

<sup>7</sup>Department of Energy Technology, Aalborg University, 9220 Aalborg, Denmark

Corresponding author: Ali Lotfi (lotfi\_electrical@yahoo.com)

**ABSTRACT** In this paper, the analysis and design of a class- $E/F_n$  inverter using analytically expressions is provided for any grading coefficient m of the MOSFET body junction diode at 50% duty ratio. Generally, the class-E zero-voltage switching (ZVS) and zero-derivative voltage switching (ZDVS) conditions prepared the switch-mode operation inverter to obtain high power conversion efficiency performance. On the other hand, harmonics tuning and waveforms shaping in the load-network lead to the class-F inverter configuration. The combination of the switch-mode operating with waveforms shaping provides the class  $E/F_n$  inverter. The MOSFET nonlinear drain-source parasitic capacitance is highlighted as determinative element in this operation mode. The nonlinearity characteristic of the MOSFET drain-source parasitic capacitance is required to include as the design specification for the satisfaction of the peak switch voltage and output power simultaneously. Furthermore, the grading coefficient *m* has considerably and directly made effects on both the output power capability and maximum operating frequency. The design and implementation of the class- $E/F_3$  inverter using the grading coefficient m as an adjustment parameter is performed. The close agreement between the analytical and PSpice simulations proved the effectiveness of the provided theoretical expressions. Therefore, the usefulness of analytical expressions is confirmed by high accuracy obtaining results from the laboratory measurements for the prototype fabricated circuit.

**INDEX TERMS** Class-E/F<sub>3</sub> inverter, class-E conditions, class-F operation, waveform shaping, harmonics tuning, grading coefficient of junction capacitance, output power, MOSFET nonlinear drain-source parasitic capacitance, zero-voltage switching (ZVS), peak switch voltage.

# **I. INTRODUCTION**

High efficiency switch-mode inverters with high-frequency operation are basic module for modern power electronics systems [1], [2], [3], [4], [5]. plenty, the class-E inverter with a shunt capacitance configuration operate based the

The associate editor coordinating the review of this manuscript and approving it for publication was Vittorio Camarchia<sup>10</sup>.

switch-mode operation terms as zero-voltage switching (ZVS) and zero-derivative voltage switching (ZDVS) conditions to achieve zero power dissipation in the switching device [6], [7], [8], [9]. Another technique is waveform shaping that used an infinite number of even-harmonics in the load-network [10], [11], [12]. This operation mode is an idealized inverse-class-F mode that prepared with a half-sinusoidal voltage waveform and a square current waveform at the switch element output node. The combined mode as class-E/F enforced switching and harmonics tuning simultaneously to increase the efficiency of power inverter [13], [14], [15], [16]. Since the introduction of the class-E/F inverter with a shunt capacitance topology many applications, such as wireless power transfer (WPT) [17], dc–dc converter [18], high-power-factor inverter [19], and so on were proposed. These implementations are required to use the class-E/F inverter configuration as the basic module for the design of overall power electronics system.

The shunt capacitance of the MOSFET device is a quite important element for the class-E operation mode to achieve high-efficiency at high-frequency, which becomes much considerable as the operating frequency increases [20], [21]. The MOSFET nonlinear drain-source parasitic capacitance determined the overall required shunt capacitance to satisfy the class-E ZVS and ZDVS conditions. However, the output power and power conversion efficiency are effectively affected by this intrinsically characteristic of the MOSFET. Based on these major criteria, the analysis of the class-E/F inverter with an accurate analytical relationship is critically required to create an intuitive environment for obtaining element values, switch element selection and waveforms equations.

Several design considerations of the class-E/F inverter using a linear external shunt capacitance with the switch element are proposed in [22], [23], [24], and [25]. In these studies, the effect of the MOSFET nonlinear drain-source parasitic capacitance was ignored that leads to a considerable deviation from ZVS and ZDVS conditions. This deviation makes a considerable degradation of power conversion efficiency due to occur an overlap between the switch voltage and current waveforms. Moreover, the design equations based on the linear drain-source capacitance have low accuracy. The effect of MOSFET drain-source capacitance using a simplified nonlinear function that is a special case was studied in [26]. In this case, the design relationships were obtained using some of design charts and a case study for only the fixed grading coefficient m of the MOSFET body junction diode that is equal to 0.5. These simplified design charts have low accuracy to estimate of the class-E/Fn inverter performance from output power and safe working area for the MOSFET peak switch voltage point of view. On the other hand, this parasitic shunt capacitance has a nonlinear characteristic as a function of the grading coefficient m for the MOSFET body junction diode that makes major effect on the overall performance of the class-E/F<sub>n</sub> inverter due to the deviation from ZVS and ZDVS conditions.

It can be concluded from above discussions that the highlighted problem in the design of the class- $E/F_n$  inverter is the simultaneously satisfaction of the arbitrary design parameters. Although, the class- $E/F_n$  inverter with only ZVS condition, i.e., sub-nominal operation is an adequately solution approach [27], but due to the fixed grading coefficient *m* of the MOSFET body junction diode, this design methodology is limited with a considerably design deviations. Moreover,



**FIGURE 1.** The class-E/F<sub>3</sub> inverter waveforms from PSpice-simulation using the elements values [25] for IRF510 MOSFET. (a) For non-zero the MOSFET nonlinear drain-source capacitance. (b) For zero the MOSFET nonlinear drain-source capacitance.

the output power is obtained as a function of the given design specifications such as: dc-supply voltage, load-resistance and peak switch voltage. In some power electronics applications [28], [29], [30], [31], [32], the output power should be given as design specification to implement the power converter module. This quite important requirement can be obtained when taking into account the grading coefficient m of the MOSFET body junction diode as an adjustment parameter. In [32], the effect of the grading coefficient m for class-E/F<sub>3</sub> power amplifiers was studied by presenting some of case study simplified equations that have a shortage in an accurate practical relationship between the output power, peak switch voltage, DC- supply voltage and load-resistance. This point is a major restriction that needs to be obtained for the switch device selection and power supply, simultaneously with analytical analysis. The smooth rise of the switch current waveform at the turn-on instant is detected by ZDVS condition, while the ZVS condition creates a jump of the switch current waveform at the turn-on instant. These two major phenomena are directly affected by the grading coefficient m of the MOSFET body junction diode, which is studied in this paper with an intuitive analytical model.

The circuit simulation of the switch-voltage waveform for the class- $E/F_3$  inverter using the design relationships with only a linear shunt capacitance [25] and a practical PSpice MOSFET model by considering of the nonlinear drain-source parasitic capacitance is depicted in Fig. 1 (a). It can be stated from this plot that the switch-voltage waveform deviated from the class-E ZVS/ZDVS conditions due to neglecting of the grading coefficient m. This major drawback leads to power conversion efficiency degradation. Figure 1 (b) depicts the switch-voltage waveform of the PSpice-simulation using the design equations in [25] by omitting the MOSFET nonlinear drain-source parasitic capacitance. In this subfigure, the class-E ZVS/ZDVS conditions are obtained. Hence, the analysis of the class-E/Fn inverter with any grading coefficient m is quite important not only for achieving the class-E ZVS/ZDVS conditions but also for considering the output power as design specifications. The really fabricated MOSFETs have a wide range diversity in the grading coefficient m, for example, over 90 % of the 914 Spice models manufactured by International Rectifier have a grading coefficient m non-equal to 0.5 [33]. Therefore, it is technically required to obtain the design equations using analytical expressions for the class-E/Fn inverter with the MOSFET nonlinear drain-source parasitic capacitance at any grading coefficient m.

This paper provides analytical relationships of design equations and waveforms for the class- $E/F_n$  inverter with the MOSFET nonlinear drain-source capacitance at any grading coefficient *m* in the duty ratio 0.5. The satisfaction of the given output power and peak switch voltage along with the class-E ZVS/ZDVS conditions are simultaneously done by enforcing the grading coefficient *m* as an adjustment parameter. The effects of the grading coefficient *m* on both output power capability and power conversion efficiency are studied. The effectiveness of the obtained theoretically analysis is demonstrated by quantitative converging with both PSpice simulations and laboratory experiments results that extracted from the fabricated prototype circuit.

## **II. CLASS-E/Fn INVERTER CIRCUIT DESCRIPTION**

Fig. 2(a) depicts the fundamental circuit configuration of an ideal class-E/F<sub>n</sub> inverter, which consists of a dc-supply voltage  $V_{DD}$ , a MOSFET as the switching element *S*, dc-feed inductor  $L_{RFC}$ , nonlinear shunt capacitance  $C_{ds}$ , a parallel series resonant filter  $L_n$ - $C_n$  tuned to  $n^{\text{th}}$  harmonic of the fundamental operating frequency, and series resonant filter L- $C_0$ -R. The switch is in the on-state for  $0 \le \theta < \pi$  and is in the off-state for  $\pi < \theta \le 2\pi$ , where  $\theta$  is the angular time. The MOSFET turns on and off alternatively at  $\theta = 0$  and  $\pi$ .

#### A. CIRCUIT OPERATION HYPOTHESIZES

The following fundamentally hypothesizes are used to accomplish the analytical relationships of design and waveform expression for the class- $E/F_n$  inverter.

1) The shunt capacitance is the MOSFET drain-source nonlinear parasitic junction capacitance, which is described by a nonlinear function as

$$C_{ds} = \frac{C_{j0}}{\left(1 + \frac{v_s}{V_{bi}}\right)^m},\tag{1}$$

where  $V_{bi}$  is the built-in potential, whose typical value is in the region from 0.5 to 0.9 V for silicon MOSFETs,  $v_s$  is 165920



FIGURE 2. Class-E/Fn inverter with a nonlinear shunt capacitance. (a) Basic circuit topology. (b) Idealized equivalent circuit.

the voltage between the drain and source,  $C_{j0}$  is the junction capacitance at  $v_s = 0$ , and *m* is the grading coefficient.

2) The MOSFET works as an ideal switch with zero switch on-state resistance and infinite switch off-state resistance.

3) The dc-feed inductance  $L_{RFC}$  is large enough to obtain an essentially constant current  $I_{DD}$  through the dc-feed inductance.

4) The switch voltage satisfies the ZVS and ZDVS conditions as

$$v_s \left(\theta = 2\pi\right) = 0,\tag{2}$$

and

$$\left. \frac{dv_s\left(\theta\right)}{d\theta} \right|_{\theta=2\pi} = 0,\tag{3}$$

respectively.

5) The loaded quality factor Q of the output resonant circuit, which is defined as

$$Q = \frac{\omega L}{R},\tag{4}$$

is high enough to generate a pure sinusoidal output current at the fundamental operating frequency as

$$i_o(\theta) = I_m \sin(\theta + \varphi), \tag{5}$$

where  $\varphi$  is a phase shift between the input voltage and output one.

6) The current through the parallel series resonant filter  $L_n$ - $C_n$  at  $n^{\text{th}}$  harmonic of the fundamental operating frequency is defined as

$$i_n(\theta) = I_n \sin(n\theta),$$
 (6)

7) All elements including the MOSFET parasitic capacitances have no parasitic resistance.

Based on the above operation hypothesizes of the class- $E/F_n$  inverter, the equivalent circuit is obtained as shown in Fig. 2(b).



**FIGURE 3.**  $\omega C_{j0}R$  in terms of  $V_{DD}/V_{bi}$  for different values of the grading coefficient *m* and linear drain-source capacitance.

TABLE 1. Characteristics of the MOSFETS.

|         | т      | $V_{bi}\left(\mathrm{V} ight)$ | $C_{j\theta}(\mathrm{pF})$ | $r(\Omega)$ |
|---------|--------|--------------------------------|----------------------------|-------------|
| 2SK2504 | 0.0682 | 0.8                            | 217                        | 0.1         |
| IRFZ24N | 0.3    | 0.51                           | 297                        | 0.07        |
| IRF510  | 0.5    | 0.8                            | 366.5                      | 0. 45       |

### **B. MODEL AND SYNTHESES EQUATIONS**

The MOSFET is in the on-state for  $0 \le \theta < \pi$ , and the current through the shunt capacitance  $i_{Cds}(\theta)$  is zero, therefore, we have

$$i_{MOS}(\theta) = i_s(\theta) = I_{DD} + I_m \sin(\theta + \varphi) + I_n \sin(n\theta), \quad (7)$$

The initial condition of the switch current is

$$i_s(\theta = 0) = 0, \tag{8}$$

From (8) and (7), we have

$$I_{DD} = -I_m \sin(\varphi), \tag{9}$$

For  $\pi < \theta \leq 2\pi$ , the MOSFET is in the off-state, and the switch current is

$$i_s(\theta) = 0, \tag{10}$$

Therefore, the current through the MOSFET during the off-state is also expressed as

$$i_{MOS}(\theta) = i_{C_{ds}}(\theta) + i_s(\theta) = \omega \frac{C_{j0}}{\left(1 + \frac{v_s}{V_{bi}}\right)^m} \frac{dv_s}{d\theta}, \quad (11)$$

where  $i_{Cds}$  is the current through the drain-source capacitance  $C_{ds}$ . We have rewritten (11) as

$$\omega \int_{v_s}^{0} \frac{C_{j0}}{\left(1 + \frac{v'_s}{V_{bi}}\right)^m} dv'_s = \int_{\pi}^{\theta} i_{MOS}(\theta') d\theta', \text{ for } \pi < \theta \le 2\pi.$$
(12)

By substituting (7) in (12), the switch voltage for  $\pi < \theta \le 2\pi$  can be calculated as

$$\left\{1 - \frac{1 - m}{\omega C_{j0} V_{bi}} \begin{bmatrix} I_{DD}(\theta - \pi) - \\ I_m(\cos(\theta + \varphi) + \cos(\varphi)) - \\ \frac{I_n}{n} (1 + \cos(n\theta)) \end{bmatrix}\right\}^{1/(1-m)} - 1.$$
(13)

Imposing the ZVS condition in (13) leads to

$$I_{DD} = \frac{2}{\pi} I_m \cos(\varphi) + \frac{2I_n}{n\pi}.$$
 (14)

The amplitude of the  $n^{\text{th}}$  harmonic is obtained from the Fourier transform of the switch current as

$$I_n = \frac{1}{\pi} \int_0^{2\pi} i_s(\theta') \sin(n\theta') d\theta' = \frac{2I_{DD}}{n\pi} (1 - \cos(n\pi)).$$
(15)

For odd value of *n* the normalized amplitude of the  $n^{th}$  harmonic by the dc-supply current is

$$\frac{I_n}{I_{DD}} = \frac{4}{n\pi}.$$
(16)

By substituting (16) into (14), the amplitude of the output current can be calculated as

$$I_m = \frac{\pi I_{DD}}{2\cos(\varphi)} \left(1 - \frac{8}{n^2 \pi^2}\right). \tag{17}$$

The class-E/F<sub>n</sub> inverter is assumed without parasitic resistance that leads to zero power dissipation in the inverter circuit. Therefore, the output power  $P_{out}$  is equal to the DC-supply power  $P_{DC}$ , namely,  $V_{DD}I_{DD} = RI_m^2/2$ . Thus, from (17), the dc-supply current is given by

$$I_{DD} = \frac{V_{DD}}{R} \frac{2}{\left[\frac{\pi}{2\cos(\varphi)} \left(1 - \frac{8}{n^2 \pi^2}\right)\right]^2}.$$
 (18)

From (17) and (18), the amplitude of the output current is given as

$$I_m = \frac{V_{DD}}{R} \frac{2\cos(\varphi)}{\pi \left(1 - \frac{8}{n^2 \pi^2}\right)}.$$
(19)

The dc-supply voltage is the average value of the switch voltage, which can be defined as (20), shown at the bottom of the next page.

It can be concluded that (20) considered in terms of  $\varphi$ ,  $V_{DD}/V_{bi}$ ,  $\omega C_{jo}R$ , and *m*. By substituting (9) into (17) the phase shift  $\varphi$  is

$$\tan(\varphi) = \frac{2}{\pi \left(\frac{8}{n^2 \pi^2} - 1\right)}.$$
(21)

In this paper, to obtain the analytical expressions for the proposed class-E/F<sub>n</sub> inverter, the phase shift  $\varphi$  in (21) for a specific value of the third-harmonic, i.e., n = 3 is -0.610516 (rad). Hence, when the two of three variables such as:  $V_{DD}/V_{bi}$ ,  $\omega C_{jo}R$ , and *m* are given as design specifications, the values of another variable can be calculated numerically by solving (20). In this study, three types of MOSFETs are considered such as 2SK2504, IRFZ24N and IRF510 from Rohm and International Rectifier, respectively, which have different grading coefficient *m*. The value of  $V_{bi}$ , *m*, and  $C_{jo}$  are specified by selecting of the MOSFET, which are extracted from the SPICE models [33], as prepared in Table 1.

Figure 3 plots  $\omega C_{jo}R$  in terms of the normalized dc-supply voltage, i.e.,  $V_{DD}/V_{bi}$  for three types of the MOSFETs with the different grading coefficient *m*, where m = 0 shows a linear drain-source capacitance. It is seen from this figure that the  $\omega C_{jo}R$  increased with the increment of the grading coefficient *m* for the fixed dc-supply voltage. In this case, the operating frequency can be increased easily without any external auxiliary circuit while the dc-supply voltage is restricted from the output power point of view. Therefore, the proper selection of the grading coefficient *m* is an efficient way to obtain the required maximum operating frequency.

#### **III. RESONANT CIRCUIT REACTANCE**

The voltage across L and load-resistance R that is depicted in Fig. 2(b), can be calculated as

$$v_1(\theta) = V_1 \sin(\theta + \varphi_1), \qquad (22)$$

where

$$V_1 = V_m \sqrt{1 + \left(\frac{\omega L_x}{R}\right)^2},\tag{23}$$

and

$$\varphi_1 = \varphi + \arctan\left(\frac{\omega L_x}{R}\right).$$
 (24)

The reactance of the series resonator  $L_0$ -C at the operating frequency is zero. Hence, we can implement Fourier's formula as

$$\frac{1}{\pi} \int_0^{2\pi} v_s(\theta) \cos(\theta + \varphi_1) d\theta = 0.$$
 (25)

From the expansion of (25), the expression for  $\varphi_1$  is obtained as

$$\tan \varphi_1 = \frac{\int_{\pi}^{2\pi} v_s(\theta) \cos \theta d\theta}{\int_{\pi}^{2\pi} v_s(\theta) \sin \theta d\theta}.$$
 (26)



**FIGURE 4.**  $\omega L_x / R$  in terms of  $V_{DD} / V_{bi}$  for different values of the grading coefficient *m* and linear drain- source capacitance.

Therefore, (24) can be rewritten as

$$\frac{\omega L_x}{R} = \tan\left(\varphi_1 - \varphi\right). \tag{27}$$

Figure 4 depicts  $\omega L_x/R$  in terms of  $V_{DD}/V_{bi}$  for three types of the MOSFETs and a linear drain-source capacitance. It is seen from Fig. 4 that  $\omega L_x/R$  becomes zero at  $V_{DD}/V_{bi} = 12.4$  and 8.6 for m = 0.5 and 0.3, respectively, which means that the resonant frequency is the same as operating frequency. Moreover, for m = 0.0682 and m = 0 the value of  $\omega L_x/R$  reaches to zero for  $V_{DD}/V_{bi} = 0$ . These two different behaviors shows that the design range is restricted for MOSFETs with nonlinear characteristics and higher values of grading coefficient than linear ones. The value of  $\omega L_x/R$  increases as *m* decreased, because the value of the series capacitance in the output series resonant filter decreased as the grading coefficient *m* increases.

## **IV. SWITCH STRESSES ANALYSIS**

The peak switch voltage and peak switch current are defined as  $V_{SM}$  and  $I_{SM}$ , respectively. The normalized of  $V_{DD}I_{DD}$ by  $V_{SM}I_{SM}$  obtained the output power capability  $c_p$  that is defined as

$$c_p = \frac{I_{DD}V_{DD}}{I_{SM}V_{SM}},\tag{28}$$

The peak switch voltage  $V_{SM}$  become manifest at the range of  $\pi \leq \theta < 2\pi$ , where the current through the nonlinear

$$V_{DD} = \frac{1}{2\pi} \int_{0}^{2\pi} v_{s}(\theta) d\theta = \frac{1}{2\pi} \int_{\pi}^{2\pi} V_{bi} \left\langle \left\{ 1 - \frac{1 - m}{\omega C_{j0}R} \frac{V_{DD}}{V_{bi}} \times \left[ \frac{2(\theta - \pi)}{\left[\frac{\pi}{2\cos(\varphi)} \left(1 - \frac{8}{n^{2}\pi^{2}}\right)\right]^{2}} - \frac{2\cos(\varphi)}{\pi \left(1 - \frac{8}{n^{2}\pi^{2}}\right)} \right] \right\rangle \right\rangle \right\rangle \left( \cos(\theta + \varphi) + \cos(\varphi) \right) - \frac{8}{n^{2}\pi \left[\frac{\pi}{2\cos(\varphi)} \left(1 - \frac{8}{n^{2}\pi^{2}}\right)\right]^{2}} (1 + \cos(n\theta)) \right] \right\}^{1/(1 - m)} - 1 \right\rangle d\theta.$$
(20)



**FIGURE 5.**  $V_{SM}/V_{DD}$  in terms of  $V_{DD}/V_{bi}$  for different values of the grading coefficient *m* and linear drain-source capacitance.



**FIGURE 6.** The output power capability  $c_p$  in terms of  $V_{DD}/V_{bi}$  for different values of the grading coefficient m and linear drain-source capacitance.

shunt capacitance is zero. Hence, we can rewrite (13) as (29), shown at the bottom of the page.

In (29),  $\theta_{\text{max}}$  is acquired by applying the differential function for the switch voltage waveform in (13) and equating the result to zero, which is expressed by (30), as shown at the bottom of the page.

The obtained analytical equation in (30) has no analytical solution for  $m \neq 0$ . This expression can be solved using numerically approaches. As can be concluded from (30), the peak switch voltage is expressed in terms of  $\varphi$ ,  $V_{DD}$ ,  $V_{bi}$ , m, and  $\omega C_{i0}R$ .

Figure 5 depicts plots of the normalized peak switch voltage in terms of  $V_{DD}/V_{bi}$  for three types of MOSFETs and a linear drain-source capacitance using numerically solution of (29) with the values of  $\theta_{max}$  that are obtained from (3). From Fig. 5, it seems that peak switch voltage is decreased with the decrement of the grading coefficient. This response is happened because the average value of the nonlinear capacitance in one-period of class-E inverter operation decreases with the increase in *m*.

The peak switch current  $I_{SM}$  is the sum of dc-supply current  $I_{DD}$ , output current amplitude  $I_m$ , and  $n^{th}$  harmonic current amplitude  $I_n$ . Hence, the peak switch current normalized with respect to the dc-supply voltage, i.e.,  $I_{SM}/I_{DD}$  can be obtained from (16) and (17) as

$$\frac{I_{SM}}{I_{DD}} = 1 + \frac{I_m}{I_{DD}} + \frac{I_n}{I_{DD}} = 1 + \frac{\pi}{2\cos(\varphi)} \left(1 - \frac{8}{n^2 \pi^2}\right) + \frac{4}{n\pi}$$
(31)

By substituting (29) and (31) into (28), the output power capability  $c_p$  is calculated as

$$c_{p} = \frac{V_{bi}}{V_{DD}} \left\langle \left\{ 1 - \frac{1 - m}{\omega C_{j0} V_{bi}} \left[ I_{DD}(\theta_{\max} - \pi) - I_{m} \left( \cos(\theta_{\max} + \varphi) + \cos(\varphi) \right) - \frac{I_{n}}{n} \left( 1 + \cos(n\theta_{\max}) \right) \right] \right\}^{1/(1-m)} - 1 \right\rangle^{-1} \times \left\langle 1 + \frac{I_{m}}{I_{DD}} + \frac{I_{n}}{I_{DD}} = 1 + \frac{\pi}{2\cos(\varphi)} \left( 1 - \frac{8}{n^{2}\pi^{2}} \right) + \frac{4}{n\pi} \right\rangle^{-1}.$$
(32)

Figure 6 illustrates plots the output power capability in terms of  $V_{DD}/V_{bi}$  for three types of MOSFETs with various grading coefficients and a linear drain-source capacitance.

$$\frac{V_{SM}}{V_{DD}} = \frac{V_{bi}}{V_{DD}} \left\langle \left\{ 1 - \frac{1-m}{\omega C_{j0} V_{bi}} \left[ I_{DD}(\theta_{\max} - \pi) - I_{m}(\cos(\theta_{\max} + \varphi) + \cos(\varphi)) - \frac{I_{n}}{n} \left( 1 + \cos(n\theta_{\max}) \right) \right] \right\}^{1/(1-m)} - 1 \right\rangle.$$
(29)

$$\frac{dv_s}{d\theta}\Big|_{\theta=\theta_{\max}} = \begin{pmatrix} -2\omega C_{j0}R^{-1-\frac{m}{1-m}}n^2\pi(-8+n^2\pi^2)^{-2(1+\frac{m}{1-m})} \\ V_{DD}\cos(\varphi) \end{pmatrix} \times \left[ \psi C_{j0}R\left(-8+n^2\pi^2\right)^2 + 2(-1+m)n^2\pi V_{DD}\cos(\varphi) \times \left[ -\frac{(8+n^2\pi(5\pi-4\theta_{\max})+16\cos(n\theta_{\max}))\cos(\varphi)}{+(-8+n^2\pi^2)\cos(\theta_{\max}+\varphi)} \right] \right]^{m/1-m} \\ \times \left[ 4n\cos(\varphi)\left(n\pi+4\sin(n\theta_{\max})\right) + \left(-8+n^2\pi^2\right)\sin(\theta_{\max}+\varphi) \right]. \tag{30}$$



FIGURE 7. The equivalent circuit model of the class-E/F<sub>n</sub> inverter by including ESRs of the switching device and passive elements.

It can be stated from Fig. 6 that the output power capability  $c_p$  for a linear capacitance is maximum while it decreased with the increment of the grading coefficient. Therefore, the peak switch voltage reaches to high values for large *m*. The output power capability reaches to zero with the decrement of the dc-supply voltage, which means that the peak switch voltage is infinite.

#### V. POWER-CONVERSION EFFICIENCY ANALYSIS

In a really implemented class-E inverter circuit, the major source of power losses is the parasitic resistances of both active and passive elements. Additionally, the parasitic resistances are assumed small enough to prevent from any distribution of the switching and output waveforms. Therefore, we propound the equivalent series resistance (ESR) of load network  $r_{LC0}$ , switch on-state resistance  $r_s$ , the dc-feed inductor  $r_{L_{RFC}}$ , series parallel resonant filter  $r_{LC3}$ , as depicted in Fig. 7. Moreover, the MOSFET gate-drain and drainsource parasitic capacitances have ESRs that are much lower than other ESRs.

The power dissipation at  $r_{L_{RFC}}$  is calculated as

$$P_{r_{L_{RFC}}} = \frac{1}{2\pi} \int_{0}^{2\pi} r_{L_{RFC}} I_{DD}^2 d\theta = r_{L_{RFC}} I_{DD}^2.$$
(33)

The power losses in the output load network is

$$P_{r_{LC}} = \frac{1}{2\pi} \int_{0}^{2\pi} r_{LC} i_o^2 d\theta = \frac{r_{LC} I_m^2}{2}.$$
 (34)

Similarly, the power losses at the series parallel resonant filter  $r_{LC3}$  is obtained as

$$P_{r_{LCn}} = \frac{1}{2\pi} \int_{0}^{2\pi} r_{LCn} i_n^2 d\theta = \frac{r_{LCn} I_n^2}{2}.$$
 (35)

The ESR of the MOSFET in the switch on-state leads to power losses that can be calculated by

$$P_{rs} = \frac{1}{2\pi} \int_{0}^{2\pi} r_s i_s^2 d\theta = \frac{1}{2\pi} \int_{0}^{\pi} r_s (I_{DD} + i_o + i_n)^2 d\theta, \quad (36)$$

From (33)-(36), the power conversion efficiency  $\eta$  is calculated as

$$\eta = \frac{P_o}{P_o + P_{r_{L_{RFC}}} + P_{r_{LC}} + P_{r_{S}}}.$$
 (37)

The analytical expression for power losses and power conversion efficiency are shown in Appendix, where the power conversion efficiency is specified with an accurate analytical expression in terms of the ratio of ESRs for the series load network, the dc-feed inductor and the MOSFET on-state resistance to the load resistance.

# VI. CIRCUIT DESIGN EXAMPLES AND RESULTS CONFIRMATIONS

#### A. DESIGN SPECIFICATIONS

In this section, a design example of the class- $E/F_3$  inverter is given. The shunt capacitance with the MOSFET device is only the nonlinear drain-source parasitic capacitance. The required shunt capacitance can be adjusted only using the grading coefficient *m* of the MOSFET body junction diode without any external auxiliary circuit. The satisfaction of both the peak switch voltage and the dc-supply voltage for the class- $E/F_3$  inverter can be done easily by tuning of the grading coefficient *m* as an adjustment parameter.

The given design specifications are dc-supply voltage  $V_{DD} = 20$  V, peak switch voltage  $V_{SM} = 80$  V, operating frequency f = 4 MHz, output power  $P_o = 7.2$  W, load resistance  $R = 13.2 \Omega$ , and loaded-quality factor Q = 10. From these design specifications, we have  $V_{SM}/V_{DD} = 4$  and  $P_o R/V_{DD}^2 = 0.2376$ .

Figure 8 depicts plots  $V_{SM}/V_{DD}$  in terms of  $P_oR/V_{DD}^2$ for three types of the MOSFETs with different grading coefficient *m* and the linear shunt capacitance m = 0. It can be reported from Fig. 8 that the grading coefficient *m* can be effectively used as a modification variable to tune in the given output power according to the permissible peak switch voltage simultaneously. Therefore, this main restriction area for implementing of class-E/F<sub>3</sub> inverter is solved without any external auxiliary circuit.

Based on the design specifications, there are exist three possible values for  $V_{SM}/V_{DD}$  with three different grading coefficient *m*, as it can be concluded from Fig. 8. The obtained peak switch voltage for three types of MOSFETs such as IRF510, IRFZ24N, and 2SK2504 are 97.52 V, 89.92 V and 79.52 V, respectively. On the other hand, the breakdown drain-source voltage of the IRF510, IRFZ24N and 2SK2504 are 100 V, 55 V and 100 V, respectively. Therefore, only the 2SK2504 MOSFET with the grading coefficient *m* = 0.0682 satisfied the given output power and the peak switch voltage of the MOSFET simultaneously.

The peak switch voltage for the design specification is 20 % lower than the breakdown drain-source voltage of 2SK2504 MOSFET. Therefore, it is approved that the 2SK2504 MOSFET can operate safely for the given design specifications from the MOSFET breakdown voltage point of view that is satisfied the obtained grading coefficient m.

165924



**FIGURE 8.** The normalized peaks switch voltage in terms of  $P_0 R / V_{DD}^2$  for different values of the grading coefficient m and linear drain- source capacitance.

**B. CIRCUIT IMPLEMENTATION RESULTS DISCUSSIONS** From (4), L is obtained as

$$L = \frac{QR}{\omega} = 5.25 \mu H. \tag{38}$$

From (27) and (38), *L*<sub>0</sub> is

$$L_0 = L - L_x = \frac{R}{\omega} [Q - \tan(\varphi_1 - \varphi)] = 5.12 \mu H.$$
(39)

From the resonant condition of  $L_0$ - $C_0$  in figure 2 and (39), the resonant capacitance  $C_0$  is obtained as

$$C_0 = \frac{1}{\omega^2 L_0} = 309.2pF.$$
 (40)

The dc-feed inductance  $L_{RFC}$  when the current ripple ratio is less than 0.1 is given as [34]

$$L_{RFC} = 2\left(\frac{\pi^2}{4} + 1\right)\frac{R}{f} \approx \frac{7R}{f} = 22.88\mu H.$$
 (41)

The validation of obtained analytical expressions for the design of the class- $E/F_3$  inverter using 2SK2504 MOSFET as switching device and extracted elements values are done by performing PSpice simulations and experimental measurements. The experimental setup for the fabricated circuit prototype of the proposed class- $E/F_3$  inverter is illustrated in Fig. 9. The extracted design elements values of the proposed inverter are presented in Table 2.

Figure 10 shows the extracted waveforms from theoretical analysis, PSpice simulations, and laboratory measurements for the proposed class-E/F<sub>3</sub> inverter circuit example, which proved the effectiveness of the analytical design expressions. The measurements of parasitic resistances for all passive elements are performed using an LCR meter of HP4284A. Furthermore, the ESR of the dc-feed inductor is measured at dc by following the experimental measurement procedure in [35]. Moreover, the switch-on state resistance  $r_s = 0.1\Omega$  is obtained from the 2SK2504 PSpice model [33]. The PSpice-simulation and the theoretical predictions along with



FIGURE 9. The fabricated proposed Class-E/F3 inverter.



FIGURE 10. The input, switching voltage, switching current and output waveforms for the proposed class-E/F3 inverter. (a) Theoretical expressions (solid-line), PSpice simulations (dash-line), Theoretical for only Linear Shunt Capacitance (dot –dash-line). (b) Circuit experiment.

the measurement outcomes for the circuit design example are summarized in Table 2. It is seen from figure 10 that the peak switch voltage is 76.6 V. The measured output power is 7.1 W. A 4 MHz input square waveform using the function generator Stanford Research DS345 is generated with the amplitude of 6 V and 0 V offset. A 34401A Digital Multimeter is applied to do the measurement of the voltage and current for the designed class-E/F<sub>3</sub> inverter. The Textronix TDS3014B and the TCP202 current probes are employed to acquire the waveform data of the output voltage and the current, respectively.

The output power  $P_o$  of all harmonics is extracted from the sum of powers at all harmonics in both simulations and experiments activities. The power gain is defined as

$$G = 10\log_{10}(\frac{P_o}{P_{in}}),$$
(42)

**TABLE 2.** Theoretical, simulations, and experimental measurements for the class-E/F3 inverter example.

|                                 | Theoretical | Simulated | Measured | Difference |
|---------------------------------|-------------|-----------|----------|------------|
| $R\left(\Omega ight)$           | 13.2        | 13.2      | 13.1     | 0.75 %     |
| D                               | 0.5         | 0.5       | 0.5      | 0.00 %     |
| $V_{DD}$ (V)                    | 20          | 20        | 20.0     | 0.00 %     |
| f(MHz)                          | 4.0         | 4.0       | 4.0      | 0.00 %     |
| $V_{SM}(V)$                     | 80          | 80        | 79.1     | 1.12 %     |
| $I_{DD}(\mathbf{A})$            | 0.36        | 0.36      | 0.35     | 2.77 %     |
| <i>L</i> (µH)                   | 5.25        | 5.1       | 5.0      | 1.96 %     |
| $C_{\theta}(\mathrm{pF})$       | 309.2       | 308.1     | 306.3    | 0.58 %     |
| $L_{RFC}(\mu H)$                | 22.88       | 22.88     | 22.6     | 0.87 %     |
| $L_n$ ( $\mu$ H)                | 11.2        | 11.2      | 11.1     | 0.89 %     |
| $C_n(\mathrm{pF})$              | 620         | 620       | 610      | 1.61 %     |
| $r_s(\Omega)$                   | 0.1         | 0.1       | 0.1      | -0.00 %    |
| $r_{LRFC}(\Omega)$              | 0.16        | 0.16      | 0.1      | —          |
| $r_{LC	heta}\left(\Omega ight)$ | 0.12        | 0.12      | -        | -          |
| $r_{LC3}(\Omega)$               | 0.22        | 0.22      |          |            |
| $P_{rLRFC}$                     | 77.5        | 78.4      | -        | -          |
| (mW)                            |             |           |          |            |
| $P_{rLC}$ (W)                   | 0.12        | 0.1       | -        | -          |
| $P_{rLC3}$ (W)                  | 0.14        | 0.1       |          |            |
| $P_o\left(\mathrm{W} ight)$     | 7.2         | 7.3       | 7.1      | 2.7 %      |
| $P_{in}$ (mW)                   | _           | _         | 28.3     | _          |
| G(dB)                           | —           | -         | 55.2     | -          |
| THD                             | 0.00 %      | 7.3 %     | 10.3 %   | _          |
| η                               | 93.1 %      | 92.8 %    | 91.6 %   | 1.29 %     |

where  $P_{in}$  and  $P_{out}$  are the input and output power, respectively. Moreover, the total harmonic distortion (THD) is obtained by

$$\text{THD} = \frac{\sqrt{\sum_{n=2}^{\infty} V_{on}^2}}{V_{o1}},$$
(43)

where  $V_{on}$  is a root-mean-square value of the  $n^{\text{th}}$  harmonic in the output voltage  $v_o$ .

It is seen from Fig. 10 that the ZVS/ZDVS conditions are obtained at 4 MHz. On the other hand, theoretical result of the class-E/F<sub>3</sub> inverter with only linear shunt capacitance shows that ZVS cannot be archived. This important effect proved the vital role of the accurate tuning of the MOSFET non-linear drain-source capacitance. As a result, for the inverter design example, the measured power conversion efficiency  $\eta$  is 91.6 % with the output power 7.1-W. It can be concluded from these results that it is important and effective approach to consider the nonlinearity of the MOSFET drain-source capacitance along with the grading coefficient *m* as an adjustment parameter for designing of a class-E/F<sub>3</sub> inverter with a given output power and peak switch voltage.

#### **VII. CONCLUSION**

The analytical expressions for satisfying of the class-E ZVS/ZDVS conditions in the class-E/F<sub>3</sub> inverter with the MOSFET nonlinear drain-source parasitic capacitance at any grading coefficient *m* and 50% duty ratio is presented. The effective impacts of the grading coefficient *m* with a proper selection procedure are proved on both switching waveforms

and element designs equations. These degrees of the nonlinearity shunt capacitance used as an adjustment parameter to satisfy the peak switch voltage and output power simultaneously. An accurate model is proposed to predict the output power capability and power conversion efficiency based on the grading coefficient *m*. A prototype class-E/F<sub>3</sub> inverter circuit example using a MOSFET with m=0.0682is presented with the output power 7.1-W and obtained power conversion efficiency 91.6 %.

#### **APPENDIX**

In this section, the derivation of analytically expression for power losses and power conversion efficiency are shown.

$$P_{r_{L_{RFC}}} = \frac{1}{2\pi} \int_{0}^{2\pi} r_{L_{RFC}} I_{DD}^2 d\theta = r_{L_{RFC}} I_{DD}^2$$
$$= \left(\frac{V_{DD}}{R}\right)^2 \frac{4r_{L_{RFC}}}{\left[\frac{\pi}{2\cos(\varphi)} \left(1 - \frac{8}{n^2 \pi^2}\right)\right]^4}.$$
(44)
$$P_{r_{LC}}$$

 $P_{r_{LC}}$ 

$$= \frac{1}{2\pi} \int_{0}^{2\pi} r_{LC} i_{o}^{2} d\theta = \frac{r_{LC} I_{m}^{2}}{2}$$
$$= \left(\frac{V_{DD}}{R}\right)^{2} \frac{2r_{LC} \cos^{2}(\varphi)}{\pi^{2} \left(1 - \frac{8}{n^{2}\pi^{2}}\right)^{2}}.$$
(45)

 $P_{r_{LCn}}$ 

$$= \frac{1}{2\pi} \int_{0}^{2\pi} r_{LCn} i_n^2 d\theta = \frac{r_{LCn} I_n^2}{2}$$
$$= \left(\frac{4}{n\pi}\right)^2 \left(\frac{V_{DD}}{R}\right)^2 \frac{2r_{LCn}}{\left[\frac{\pi}{2\cos(\varphi)} \left(1 - \frac{8}{n^2 \pi^2}\right)\right]^4}.$$
(46)

 $P_{rs}$ 

$$\begin{split} &= \frac{1}{2\pi} \int_{0}^{2\pi} r_{s} i_{s}^{2} d\theta = \frac{1}{2\pi} \int_{0}^{\pi} r_{s} (I_{DD} + i_{o} + i_{n})^{2} d\theta \\ &= \left(\frac{V_{DD}}{R}\right)^{2} \frac{r_{s}}{2\pi \left(-1 + n^{2}\right) \left[\frac{\pi}{2\cos(\varphi)} \left(1 - \frac{8}{n^{2}\pi^{2}}\right)\right]^{4}} \\ &\times \left\langle -4n \ \pi \left(1 - \frac{8}{n^{2}\pi^{2}}\right) \left(2 - 2n^{2} + \frac{4}{n\pi} \sin(n\pi)\right) \\ &+ \left(-1 + n^{2}\right) \\ &\left[\frac{32}{n\pi} + 2 \left(2 + \frac{\pi^{2}}{4\cos^{2}(\varphi)} \left(1 - \frac{8}{n^{2}\pi^{2}}\right)^{2} + \left(\frac{4}{n\pi}\right)^{2}\right) n\pi \\ &- \frac{8}{n\pi} \cos(n\pi) \left(4 + \frac{4}{n\pi} \sin(n\pi)\right) \\ &+ \left(\frac{8\pi}{\cos(\varphi)} \left(1 - \frac{8}{n^{2}\pi^{2}}\right)\right) \left(\frac{4}{n\pi}\right) n^{2} \cos^{2}(\frac{n\pi}{2}) \sin(\varphi) \right\rangle. \end{split}$$

$$= \frac{P_o}{P_o + P_{r_{L_{RFC}}} + P_{r_{LC}} + P_{r_s}}$$

$$= \left\{ 1 + \frac{2r_{L_{RFC}}}{R} \sin^2(\varphi) + \frac{r_{LC}}{R} + \frac{r_{LCn}}{R} \frac{16}{n^2 \pi^2 \sin^2(\varphi)} + \frac{r_s}{R} \frac{1}{2\pi \left(-1 + n^2\right) \left[\frac{\pi}{2\cos(\varphi)} \left(1 - \frac{8}{n^2 \pi^2}\right)\right]^2} \times \left(-4n \pi \left(1 - \frac{8}{n^2 \pi^2}\right) \times \left(2 - 2n^2 + \frac{4}{n\pi} \sin(n\pi)\right) + (-1 + n^2) \times \left[\frac{32}{n\pi} + 2\left(2 + \frac{\pi^2}{4\cos^2(\varphi)} \left(1 - \frac{8}{n^2 \pi^2}\right)^2 + \left(\frac{4}{n\pi}\right)^2\right) n\pi - \right] \\ \times \left[\frac{3\pi}{n\pi} \cos(n\pi) \left(4 + \frac{4}{n\pi} \sin(n\pi)\right) + \left(-\frac{8\pi}{n^2 \cos^2(\varphi)} \left(1 - \frac{8}{n^2 \pi^2}\right)^2 + \left(\frac{4\pi}{n\pi}\right)^2\right) n\pi - \right] + \left(\frac{8\pi}{\cos(\varphi)} \left(1 - \frac{8}{n^2 \pi^2}\right)\right) \left(\frac{4}{n\pi}\right) n^2 \cos^2(\frac{n\pi}{2}) \sin(\varphi) \right) \right\}^{-1}$$
(47)

#### REFERENCES

- Y. Xia, J. Roy, and R. Ayyanar, "A capacitance-minimized, doubly grounded transformer less photovoltaic inverter with inherent active-power decoupling," *IEEE Trans. Power Electron.*, vol. 32, no. 7, pp. 5188–5201, Jul. 2017.
- [2] O. Lucía, J. M. Burdío, I. Millán, J. Acero, and L. A. Barragán, "Efficiency-oriented design of ZVS half-bridge series resonant inverter with variable frequency duty cycle control," *IEEE Trans. Power Electron.*, vol. 25, no. 7, pp. 1671–1674, Jul. 2010.
- [3] C. Zhu, Z. Zeng, and R. Zhao, "Comprehensive analysis and reduction of torque ripples in three-phase four-switch inverter-fed PMSM drives using space vector pulse-width modulation," *IEEE Trans. Power Electron.*, vol. 32, no. 7, pp. 5411–5424, Jul. 2017.
- [4] E. Chung, K.-H. Lee, Y. Han, and J.-I. Ha, "Single-switch high-frequency DC–DC converter using parasitic components," *IEEE Trans. Power Electron.*, vol. 32, no. 5, pp. 3651–3661, May 2017.
- [5] N. Jarutus and Y. Kumsuwan, "A carrier-based phase-shift space vector modulation strategy for a nine-switch inverter," *IEEE Trans. Power Electron.*, vol. 32, no. 5, pp. 3425–3441, May 2017.
- [6] S. Liu, M. Liu, S. Yang, C. Ma, and X. Zhu, "A novel design methodology for high-efficiency current-mode and voltage-mode class-E power amplifiers in wireless power transfer systems," *IEEE Trans. Power Electron.*, vol. 32, no. 6, pp. 4514–4523, Jun. 2017.
- [7] M. Liu, M. Fu, and C. Ma, "Parameter design for a 6.78-MHz wireless power transfer system based on analytical derivation of class E current-driven rectifier," *IEEE Trans. Power Electron.*, vol. 31, no. 6, pp. 4280–4291, Jun. 2016.
- [8] M. Madsen, A. Knott, and M. A. E. Andersen, "Low power very high frequency switch-mode power supply with 50 V input and 5 V output," *IEEE Trans. Power Electron.*, vol. 29, no. 12, pp. 6569–6580, Dec. 2014.
- [9] G. Kkelis, D. C. Yates, and P. D. Mitcheson, "Class-E half-wave zero dv/dt rectifiers for inductive power transfer," *IEEE Trans. Power Electron.*, vol. 32, no. 11, pp. 8322–8337, Nov. 2017.
- [10] T. Inaba and H. Koizumi, "Class E/F<sub>3</sub> tuned power oscillator," *IEEE Trans. Power Electron*, vol. 33, no. 2, pp. 1420–1427, Feb. 2018.
- [11] H. Sarnago, Ó. Lucía, A. Mediano, and José. M. Burdío, "Class-D/DE dual-mode-operation resonant converter for improved-efficiency domestic induction heating system," *IEEE Trans. Power Electron.*, vol. 28, no. 3, pp. 1274–1285, Mar. 2013.
- [12] X. Ren, Y. Zhou, D. Wang, X. Zou, and Z. Zhang, "A 10-MHz isolated synchronous class-Ф2 resonant converter," *IEEE Trans. Power Electron.*, vol. 31, no. 12, pp. 8317–8328, Dec. 2016.
- [13] Z. Kaczmarczyk, "High-efficiency class E, EF<sub>2</sub>, and E/F<sub>3</sub> inverters," *IEEE Trans. Ind. Electron.*, vol. 53, no. 5, pp. 1584–1593, Oct. 2006.
- [14] S. Aldhaher, D. C. Yates, and P. D. Mitcheson, "Modeling and analysis of class EF and class E/F inverters with series-tuned resonant networks," *IEEE Trans. Power Electron.*, vol. 31, no. 5, pp. 3415–3430, May 2016.

- [15] M. Thian and V. F. Fusco, "Analysis and design of class-E<sub>3</sub>F and transmission-line class-E<sub>3</sub>F<sub>2</sub> power amplifiers," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 58, no. 5, pp. 902–912, May 2011.
- [16] T. Sharma, E. R. Srinidhi, R. Darraji, D. G. Holmes, J. Staudinger, J. K. Jones, and F. M. Ghannouchi, "High-efficiency input and output harmonically engineered power amplifiers," *IEEE Trans. Microw. Theory Techn.*, vol. 66, no. 2, pp. 1002–1014, Feb. 2018.
- [17] Y. Sun, H. Zhang, A. P. Hu, C.-S. Tang, and L.-J. Xiang, "The recognition and control of nonideal soft-switching frequency for wireless power transfer system based on waveform identification," *IEEE Trans. Power Electron.*, vol. 32, no. 8, pp. 6617–6627, Aug. 2017.
- [18] Y. Guan, Q. Bian, Y. Wang, X. Hu, B. Liu, W. Wang, and D. Xu, "Analysis and design of high-frequency converter with resistive matching network and spiral inductor," *IEEE Trans. Power Electron.*, vol. 33, no. 6, pp. 5062–5075, Jun. 2018.
- [19] T. Cheng, M. He, H. Li, X. Lu, H. Zhao, and H. Gao, "A novel trapezoid-type stick–slip piezoelectric linear actuator using right circular flexure Hinge mechanism," *IEEE Trans. Ind. Electron.*, vol. 64, no. 7, pp. 5545–5552, Jul. 2017.
- [20] X. Wei, H. Sekiya, S. Kuroiwa, T. Suetsugu, and M. K. Kazimierczuk, "Design of class-E amplifier with MOSFET linear gate-to-drain and nonlinear drain-to-source capacitances," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 58, no. 10, pp. 2556–2565, Oct. 2011.
- [21] M. Hayati, A. Lotfi, M. K. Kazimierczuk, and H. Sekiya, "Analysis and design of class-E power amplifier with MOSFET parasitic linear and nonlinear capacitances at any duty ratio," *IEEE Trans. Power Electron.*, vol. 28, no. 11, pp. 5222–5232, Nov. 2013.
- [22] S. Aldhaher, D. C. Yates, and P. D. Mitcheson, "Design and development of a class EF<sub>2</sub> inverter and rectifier for multimegahertz wireless power transfer systems," *IEEE Trans. Power Electron*, vol. 31, no. 12, pp. 8138–8150, Dec. 2016.
- [23] K.-H. Lee, E. Chung, Y. Han, and J.-I. Ha, "A family of high-frequency single-switch DC–DC converters with low switch voltage stress based on impedance networks," *IEEE Trans. Power Electron.*, vol. 32, no. 4, pp. 2913–2924, Apr. 2017.
- [24] Z. Kaczmarczyk and W. Jurczak, "A push-pull class-E inverter with improved efficiency," *IEEE Trans. Ind. Electron.*, vol. 55, no. 4, pp. 1871–1874, Apr. 2008.
- [25] A. Grebennikov, "High-efficiency class E/F lumped and transmission-line power amplifiers," *IEEE Trans. Microw. Theory Techn.*, vol. 59, no. 6, pp. 1579–1588, Jun. 2011.
- [26] M. Hayati, A. Sheikhi, and A. Grebennikov, "Effect of nonlinearity of parasitic capacitance on analysis and design of class E/F<sub>3</sub> power amplifier," *IEEE Trans. Power Electron.*, vol. 30, no. 8, pp. 4404–4411, Aug. 2015.
- [27] M. Hayati, A. Sheikhi, and A. Grebennikov, "Design and analysis of class E/F<sub>3</sub> power amplifier with nonlinear shunt capacitance at nonoptimum operation," *IEEE Trans. Power Electron.*, vol. 30, no. 2, pp. 727–734, Feb. 2015.
- [28] N. Liu and T. G. Habetler, "Design of a universal inductive charger for multiple electric vehicle models," *IEEE Trans. Power Electron.*, vol. 30, no. 11, pp. 6378–6390, Nov. 2015.
- [29] X. Tang, J. Zeng, K. P. Pun, S. Mai, C. Zhang, and Z. Wang, "Lowcost maximum efficiency tracking method for wireless power transfer systems," *IEEE Trans. Power Electron.*, vol. 33, no. 6, pp. 5317–5329, Jun. 2018.
- [30] S. Liu, M. Liu, S. Han, X. Zhu, and C. Ma, "Tunable class E<sup>2</sup> DC– DC converter with high efficiency and stable output power for 6.78-MHz wireless power transfer," *IEEE Trans. Power Electron*, vol. 33, no. 8, pp. 6877–6886, Aug. 2018.
- [31] S. Huh and D. Ahn, "Two-transmitter wireless power transfer with optimal activation and current selection of transmitters," *IEEE Trans. Power Electron.*, vol. 33, no. 6, pp. 4957–4967, Jun. 2018.
- [32] A. Sheikhi, M. Thian, and H. Hemesi, "Optimum and suboptimum operations of class-E/F<sub>3</sub> power amplifier with nonlinear shunt capacitance at different grading coefficient," *Circuits Syst. Signal Process.*, vol. 41, no. 3, pp. 3657–3678, Jul. 2022.
- [33] (Jun. 2011). International Rectifier. [Online]. Available: http:// www.irf.com/product-info/datasheets
- [34] M. K. Kazimierczuk, *RF Power Amplifiers*. New York, NY, USA: Wiley, 2008.
- [35] K. Shinoda, T. Suetsugu, M. Matsuo, and S. Mori, "Analysis of phasecontrolled resonant DC–AC inverters with class e amplifier and frequency multipliers," *IEEE Trans. Ind. Electron.*, vol. 45, no. 3, pp. 412–420, Jun. 1998.