## Holographic Lithography

Purvis<sup>1</sup>, A., Toriz-Garcia<sup>2</sup>, J. J., Cowling<sup>1</sup>, J.J. Williams<sup>2</sup>, G. L., Seed<sup>2</sup>, N. L., McWilliam<sup>1</sup>, R., Soulard<sup>1</sup>, F. B. & Ivey<sup>3</sup>, P. A.

<sup>1</sup>School of Engineering & Computing Sciences, University of Durham, Durham, DH1 3LE, UK <sup>2</sup>Department of Electronic and Electrical Engineering, University of Sheffield, Sheffield, S1 3JD, UK <sup>3</sup>Quatretec Ltd, Curbar, Hope Valley, S32 3YD, UK *alan.purvis@dur.ac.uk* 

**Abstract:** This review summarises the work of the Durham-Sheffield, UK team working on Holographic Lithography over the last decade. It collates progress in 3D resolution and overall scale of the substrate wiring patterns designed and considers a range of approaches and applications.

## 1. Summary

Creating ever finer micro-connections on silicon substrates has been a major thrust in lithographic research over the past 50 years with sub 20nm feature sizes giving rise to hugely complex circuits. There is an increasing need to write comparably fine structures on 3D substrates but this presents significant challenges and, unsurprisingly, feature sizes are lagging behind somewhat. Serial writing using laser beams is a potential way forward. As an alternative, the collaboration between Durham University and Sheffield University, UK over the last decade has made progress with holographic writing where the complete circuit might be made with one exposure, keeping to the 2D mask illumination paradigm. Simply put, we replace the conventional 2D mask with a hologram plate. The hologram is computer generated due to its complexity and the lack of a real object. Attention also needs to be given to the photoresist to prevent the loss of detail when the material might lose resolution by guttering on the 3D internal corners. This review starts with our first masks to project 3D structures and the early point source computations leading on to sub-micron multiple tracks created by iterated holograms. Using the latest liquid crystal modulators the technique is offering a new manufacturing method for 3D chip interconnection. The authors are encouraged by these laboratory results and are looking for the best applications to develop the process further.

Our initial method for accomplishing photolithography on grossly non-planar substrates was to compute an approximation of the diffraction pattern that would produce the desired light-intensity distribution on the substrate to be patterned. As a simple example, the cylindrical Fresnel Zone Plate pattern of the desired track can be created and matched to the distance from the plate. The nearer the track then the finer the zone plate mask pattern. This pattern is then digitised and converted into a format suitable for manufacture by a direct-write method. The resultant computer-generated hologram mask is then used in a custom alignment tool to expose the photoresist-coated substrate. The technique is expected to have many potential applications in the packaging of microelectronics and micro-electromechanical systems [1].

To the electronics industry, photolithography is the primary technique by which patterns are transferred from mask to substrate. The substrates are either semiconductor wafers or printed circuit boards, both of which are nominally flat. The growth of micro-electro-mechanical and micro-electro-opto-mechanical systems (MEMS and MOEMS) and the search for higher-density electronics packaging solutions is leading to the requirement to pattern fine features onto non-planar substrates. Standard photolithographic techniques cannot be used with these surfaces because the unavoidably large gap between mask and substrate incurs diffractive line broadening, with a consequent loss of resolution. We demonstrated a method for realising photolithography on non-planar substrates using computer-generated holographic (CGH) masks. The technique described enables photolithography to be realised in three dimensions [2].

To address the issue of fine-line interconnections over non-planar surfaces, we introduced the idea of using CGH masks for more challenging geometries. The patterning of electrical interconnections onto the piezo-electric actuators of an ink-jet print head was the starting point. Uniform coverage of the substrate was achieved using an electro-depositable photoresist with the required pattern transferred using a custom-designed chrome-on-glass mask using a standard mask aligner. We found that large arrays of 140  $\mu$ m-pitch electrical interconnections could be successfully deposited onto 500 $\mu$ m-high piezo-electric actuators. It was necessary to modify the shapes of the line segments on the mask in order to compensate for diffractive line broadening. For more extreme 3D geometries it is necessary to consider the use of holographic masks [3].

The CGH are derived from analytical expressions and encode both amplitude and phase information. We illustrate the performance with a 100 $\mu$ m line exposed onto a substrate in the form of a plane/slope/plane, in which the change in depth is 40mm. Enhancements to the line shape are discussed that make the technique more robust to manufacturing process variations. The fact that features in the range 10-100 $\mu$ m can be imaged at large distance whilst coping with significant changes of depth shows that the technique has great potential in the microelectronics packaging industry [4]. This photolithographic process using digital holograms enables the fine-pitch patterning of grossly non-planar substrates. Considerations of hologram design, fabrication and verification particular to the lithographic process are discussed in [5].

In [6] we reported on a real 3D antenna device that had been fabricated by our methods and tested for the first time. We demonstrated the direct photolithographic patterning of a non-planar substrate by creating 62 micron helical tracks on a 22 mm high cone. The projection of focused light on to the three dimensional surface was achieved using a CGH suitably illuminated so as to create the required pattern on the photoresist coated surface. We addressed the key challenges encountered for the implementation of holographic photolithography in three dimensions, including mask design, manufacture and alignment, exposure compensation and chemical processing. Control of line width and resolution over the non-planar surface is critical and non-trivial but is possible. We described the methods adopted and critically assess the structures created by this process. The bi-helical cone is representative of a broadband, high frequency coil like structure, known in wireless communications as a log-periodic antenna. Our findings were disclosed in a series of patent applications from August 2004 onwards. They cover in turn "Holographic Lithography using geometrical shapes", "Sub-micron 3D Holographic Lithography" and "Improvements in or relating to Holography" using iteratively designed CGH. [7, 8 & 13].

We then turned our attention to patterning controlled-width tracks onto anisotropically micromachined silicon. Experimental and simulation results were presented using 3D holographic photolithography which significantly reduces the problem normally present in patterning non-planar surfaces. A negative-acting electrodepositable photoresist (InterVia 3D-N) was used in the study. Its deposition onto the 3D substrate is optimised by modification of the coating temperature, thickness and of pre-exposure bake conditions. We showed the successful patterning of a constant-width 8  $\mu$ m line down the sloping sidewall of a 500  $\mu$ m thick silicon wafer. This is beyond the conventional resolution limit and indicates the potential of the technique for realising high-density 3<sup>rd</sup> dimension routing in electronic packages [9].

An important step was taken when we applied an iterative algorithm for hologram design with multiple output image planes arranged in close proximity to create continuous patterns within an imaging volume. These holograms have been designed for photolithography on 3D surfaces and computed to be projected from addressable spatial light modulators. The influence of simulated image plane separation on the final image and its suitability for lithography, was assessed. Results were presented and the most suitable case was demonstrated experimentally. Essentially the process allows the computation of the CGH for an arbitrary 3D pattern [10].

Using this versatility, we described patterning multiple 10  $\mu$ m wide conductive tracks down the vertical sidewall of a 500  $\mu$ m thick silicon die. An optical technique was modified, to use a CGH mask in conjunction with a diffraction grating. 3D holographic photolithography has been demonstrated as a powerful method for eliminating the troublesome diffractive line broadening that is usually encountered when patterning non-planar substrates. When used in conjunction with a grating, it creates the possibility to pattern fine features onto vertical surfaces, perpendicular to the mask, an achievement outside the normal realm of photolithography [11] & Fig 1.

Nearly all antenna structures fabricated for high volume markets are confined, where possible, to essentially planar geometries. This is driven by the need to minimise fabrication and packaging costs. For certain applications considerable performance gains can however be achieved by utilising the third dimension. A well-known example is the helical spiral structure, which has been manufactured for high-performance GPS receivers Helical antennas can be constructed by scanning a laser beam across a rotating substrate or alternatively with our 3D method using a single exposure, regaining the potential for mass-production [12].

More recently we have described the fabrication of an electrically-small antenna and its subsequent characterisation. The patterning of meander lines conformed onto a hemispherical substrate was achieved by iterative holographic lithography, which used time-division multiplexing of a series of iteratively optimised computer-generated holograms. The meander lines had a line width of 100  $\mu$ m and line separation of 400  $\mu$ m, with a line pitch of 500  $\mu$ m and a total meander length of 145 mm. The working frequency was found to be 2.06 GHz, with an efficiency of 46%. This work demonstrates a new method for the fabrication of 3D conformal antennas and the state of the art at present [14] and Fig 2.

In conclusion; the techniques described above offer an attractive new toolset for the continued use of photolithography in crafting silicon structures to manufacture complex circuits using light. The advantage of speed offered by single exposure illumination for 2D manufacture now extends to 3D chip production which should be

appealing if the volume of items to be manufactured is large. New spatial light modulators are enabling smaller pitched diffraction over larger areas and the computing power needed to calculate the CGH is tractable even for relatively complex circuits given the optical algorithms developed. Fixed physical masks provide even better resolution with photo-reduction methods allowing sub-micron vertical tracks to be created. The key question seems to be "where can the process be exploited best"? Here we speculate on potential road blocks to steer a path forward. Is it because through hole silicon via technology is always competitive, though its reliability, cost and loss of silicon area are negatives? Is a new silicon process requiring advanced optics and very fine alignment still too risky to deploy in anything other than a research tool? Or, is the stated need for mass manufacture of "systems on a chip" not great enough to trigger the new manufacturing paradigm yet?



Fig. 1. Our process allows patterning of fine features onto vertical surfaces beyond the normal realm of photolithography [11].



Fig.2 Electrically-small antenna on hemispherical substrate manufactured using holographic photolithography [14].

## 2. Acknowledgements

The authors acknowledge funding through the EPPIC Faraday partnership from DTI and EPSRC and two further EPSRC awards to develop this work. We are also grateful for the award of an EPRSC Follow on Fund and recently awarded Impact Acceleration Account funding to pursue the commercial potential of this research.

## 3. References

[1] Maiden, A., McWilliam, R., Purvis, A., Johnson, S., Williams, G. L., Seed, N. L. & Ivey, P. A. (2005). <u>Nonplanar photolithography with computer-generated holograms</u>. Optics Letters 30(11): 1300-1302.

[2] Williams, G. L., McWilliam, R., Maiden, A., Purvis, A., Ivey, P. A. & Seed, N. L. (2005). <u>Photolithography on grossly non-planar substrates</u>. Proceedings of 7th IEEE CPMT Conference on High Density Microsystem Design, Packaging and Failure Analysis, Shanghai, China.

[3] Williams, G.L., Seed, N.L., Purvis, A., Maiden, A., McWilliam, R., Ivey, P.A. & Johnson, S. (2005). Non-Planar Interconnect. Circuit World 31(2): 10-14.

[4] .Ivey, P.A., McWilliam, R., Maiden, A., Williams, G.L., Purvis, A. & Seed, N.L. (2006). <u>Photolithography on Three Dimensional Substrates</u>. 56th Electronic Components and Technology Conference (ECTC 2006), San Diego, California, IEEE.

[5] McWilliam, R., Purvis, A., Johnson, S., Maiden, A., Williams, G., Seed, L. & Ivey, P. (2006). <u>Non-Planar Photolithography Using Digital</u> <u>Holograms</u>. Frontiers in Optics 2006 Laser Science XXII, Rochester, New York, Optical Society of America.

[6] Purvis, Alan., McWilliam, Richard., Johnson, Simon., Seed, N., Williams, Gavin., Maiden, Andrew. & Ivey, Peter. (2007). <u>Photolithographic</u> <u>Patterning of Bi-Helical Tracks onto Conical Substrates</u>. Journal of Micro/Nanolithography, MEMS and MOEMS 6(4): 043015.

[7] Purvis, Alan., McWilliam, Richard., Curry, Richard., Maiden Andrew., Williams, Gavin., Seed, Luke., Toriz-Garcia, Jesus. & Ivey, Peter. (2009). Sub-Micron 3d Holographic Lithography. PCT/GB2009/050945. Application filed: 20 July 2009. Granted: 30 November 2009.

[8] Purvis, Alan., McWilliam, Richard., Maiden, Andrew., Johnson, Simon., Ivey, Peter., Williams, Gavin. & Seed, N. Luke. (2009). <u>Holographic</u> <u>lithography using geometrical shapes</u>. GB2419501. Application filed: 26 April 2006. Granted: 23 December 2009

[9] Toriz-Garcia, Jesus J., Williams, Gavin L., McWilliam, Richard., Curry, Richard., Seed, N. L., Purvis, Alan. & Ivey, Peter A. (2010). Controlled-width track in through silicon via using 3D holographic photolithography with modified electrodepositable photoresist. Journal of Micromechanics and Microengineering 20(1): 015012.

[10] Cowling, J., Williams, G., Purvis, A., McWilliam, R., Toriz-Garcia, J., Seed, N.L., Soulard, F.B. & Ivey, P. (2011). <u>Three-dimensional</u> <u>Holographic Lithography by an Iterative Algorithm</u>. Optics Letters 36(13): 2495-2497.

[11] Toriz-Garcia, J.J., Williams, G. L., McWilliam, R., Seed, N.L., Purvis, A.P., Soulard, F.B., Cowling, J.J. & Ivey P.A. (2011). <u>Vertical tracks</u> on the sidewall of a silicon die using 3D holographic photolithography. Journal of Micromechanics and Microengineering 21(8): 085034.

[12] Soulard, F, McWilliam, R, Williams, G, Toriz-Garcia, J, Purvis, A & Seed, N (2011), <u>Fabricating Non-planar Antenna Structures by a</u> <u>Novel 3-D Holographic Photolithography Method</u>, <u>Second UK URSI Festival of Radio Science</u>. University of Leicester, UK.

[13]. Cowling, J., Purvis, A., McWilliam, R., Soulard, F.B., Williams, G., Seed, N.L. & Toriz-Garcia, J. (2011). Improvements In Or Relating To Holography. Application WO201111413: 15 March 2011.

[14] Toriz-Garcia, J. J., Cowling, J. J., Williams, G. L., Bai, Q., Seed, N. L., Tennant, A., McWilliam, R., Purvis, A., Soulard, F. B. & Ivey, P. A. (2013). Fabrication of a 3D electrically small antenna using holographic photolithography. Journal of Micromechanics and Microengineering 23(5): 055010.